SPRS851E June 2014 – January 2019 AM4372 , AM4376 , AM4377 , AM4378 , AM4379
PRODUCTION DATA.
Refer to the PDF data sheet for device specific package drawings
| NO. | PARAMETER | OPP100 | OPP50 | UNIT | ||||||||
|---|---|---|---|---|---|---|---|---|---|---|---|---|
| LOW LOAD | HIGH LOAD | LOW LOAD | HIGH LOAD | |||||||||
| MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | |||||
| 1 | tc(SPICLK) | Cycle time, SPI_CLK | 20.8 | 41.6 | 41.6 | 41.6 | ns | |||||
| 2 | tw(SPICLKL) | Typical Pulse duration, SPI_CLK low | 0.45P(1) | 0.45P(1) | 0.45P(1) | 0.55P(1) | 0.45P(1) | 0.45P(1) | 0.45P(1) | 0.45P(1) | ns | |
| 3 | tw(SPICLKH) | Typical Pulse duration, SPI_CLK high | 0.45P(1) | 0.45P(1) | 0.45P(1) | 0.55P(1) | 0.45P(1) | 0.45P(1) | 0.45P(1) | 0.45P(1) | ns | |
| 6 | td(SPICLK-SIMO) | Delay time, SPI_CLK active edge to SPI_D[x] (SIMO) transition(2) | -1 | 4.5 | -1 | 6.5 | 0 | 6.5 | 0 | 6.5 | ns | |
| 7 | td(CS-SIMO) | Delay time, SPI_CS active edge to SPI_D[x] (SIMO) transition(2) | 4.5 | 6.5 | 6.5 | 6.5 | ns | |||||
| 8 | td(CS-SPICLK) | Delay time, SPI_CS active to SPI_CLK first edge | Mode 1 and 3(3) | A - 4.2(4) | A - 4.2(4) | A - 5.2(4) | A - 5.2(4) | ns | ||||
| Mode 0 and 2(3) | B - 4.2(5) | B - 4.2(5) | B - 5.2(5) | B - 5.2(5) | ns | |||||||
| 9 | td(SPICLK-CS) | Delay time, SPI_CLK last edge to SPI_CS inactive | Mode 1 and 3(3) | B - 4.2(5) | B - 4.2(5) | B - 5.2(5) | B - 5.2(5) | ns | ||||
| Mode 0 and 2(3) | A - 4.2(4) | A - 4.2(4) | A - 5.2(4) | A - 5.2(4) | ns | |||||||
Figure 5-108 SPI Master Mode Receive Timing
Figure 5-109 SPI Master Mode Transmit Timing