SPRSP58C June 2022 – October 2025 AM620-Q1 , AM623 , AM625 , AM625-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
This section describes maximum operating conditions of the device in Table 6-1 and describes each Operating Performance Point (OPP) for processor clocks and device core clocks in Table 6-2.
| Speed Grade |
VDD_CORE (V)(1) |
MAXIMUM OPERATING FREQUENCY (MHz) | MAXIMUM TRANSITION RATE (MT/s)(2) |
||||||||
|---|---|---|---|---|---|---|---|---|---|---|---|
| A53SS (Cortex-A53x) |
GPU | PRU | Main Infra (CBA) |
MCUSS (Cortex-M4F) |
Device/ Power Manager (Cortex-R5F) |
SMS Subsystem (Dual Cortex-M4F) |
OCSRAM | DDR4 | LPDDR4 | ||
| G | 0.75/0.85 | 300 | 500 | 250 | 250 | 400 | 400 | 400 | 400 | 1600 | 1600 |
| K | 0.75/0.85 | 800 | 500 | 250 | 250 | 400 | 400 | 400 | 400 | 1600 | 1600 |
| S | 0.75/0.85 | 1000 | 500 | 333 | 250 | 400 | 400 | 400 | 400 | 1600 | 1600 |
| T | 0.75/0.85 | 1250 | 500 | 333 | 250 | 400 | 400 | 400 | 400 | 1600 | 1600 |
| 0.85 | 1400 | ||||||||||
| OPP | A53SS(1) | FIXED OPERATING FREQUENCY OPTIONS (MHz)(2) | MT/s(3) | |||||||
|---|---|---|---|---|---|---|---|---|---|---|
| GPU | PRU | MAIN INFRA (CBA) |
MCUSS | DEVICE/ POWER MANAGER |
SMS / SMS CBA |
OCSRAM | DDR4 | LPDDR4 | ||
| High |
From ARM0 PLL Bypass to Speed Grade Maximum |
500 | 333, 250, or 200 |
250 | 400 or 200 |
400 | 400 | 400 | 1600 (Max) |
From DDR PLL Bypass(4) to 1600 |
| Low | N/A | 125 | 133 | 133 | 133 | 250 (DRAM DLL Bypass) |
||||