SPRSP58C June 2022 – October 2025 AM620-Q1 , AM623 , AM625 , AM625-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
| SIGNAL NAME [1] | PIN TYPE [2] | DESCRIPTION [3] | ALW PIN [4] | AMC PIN [4] |
|---|---|---|---|---|
| AUDIO_EXT_REFCLK0 | IO | External clock input to McASP or output from McASP | A15, AE22, E18 | B14, D18, W20 |
| AUDIO_EXT_REFCLK1 | IO | External clock input to McASP or output from McASP | B15, D20, K25 | C13, C16, J20 |
| CLKOUT0 | O | RMII Clock Output (50MHz). This pin is used for clock source to the external RMII PHY and must also be routed back to the respective RMII[x]_REF_CLK pin for proper device operation. | A18 | C14 |
| EXTINTn | I | External Interrupt | D16 | B16 |
| EXT_REFCLK1 | I | External clock input to Main Domain | A18 | C14 |
| OBSCLK0 | O | Main Domain Observation clock output for test and debug purposes only | B16, T25 | E12, M17 |
| PORz_OUT | O | Main Domain POR status output | E21 | E13 |
| RESETSTATz | O | Main Domain warm reset status output | F22 | E14 |
| RESET_REQz | I | Main Domain external warm reset request input | F20 | E15 |
| SYSCLKOUT0 | O | Main Domain system clock output (divided by 4) for test and debug purposes only | A18 | C14 |