SLLS897F march   2008  – august 2023 ISO1176

PRODUCTION DATA  

  1.   1
  2. Features
  3. Applications
  4. Description
  5. Revision History
  6. Pin Configuration and Functions
  7. Specifications
    1. 6.1  Absolute Maximum Ratings
    2. 6.2  ESD Ratings
    3. 6.3  Recommended Operating Conditions
    4. 6.4  Thermal Information
    5. 6.5  Power Ratings
    6. 6.6  Insulation Specifications
    7. 6.7  Safety-Related Certifications
    8. 6.8  Safety Limiting Values
    9. 6.9  Electrical Characteristics: Driver
    10. 6.10 Electrical Characteristics: Receiver
    11. 6.11 Supply Current
    12. 6.12 Electrical Characteristics: ISODE-Pin
    13. 6.13 Switching Characteristics: Driver
    14. 6.14 Switching Characteristics: Receiver
    15. 6.15 Insulation Characteristics Curves
    16. 6.16 Typical Characteristics
  8. Parameter Measurement Information
  9. Detailed Description
    1. 8.1 Overview
    2. 8.2 Functional Block Diagram
    3. 8.3 Device Functional Modes
  10. Application and Implementation
    1. 9.1 Application Information
    2. 9.2 Typical Application
      1. 9.2.1 Design Requirements
      2. 9.2.2 Detailed Design Procedure
        1. 9.2.2.1 Transient Voltages
        2. 9.2.2.2 ISO1176 “Sticky Bit” Issue (Under Certain Conditions)
      3. 9.2.3 Application Curve
  11. 10Power Supply Recommendations
  12. 11Layout
    1. 11.1 Layout Guidelines
    2. 11.2 Layout Example
  13. 12Device and Documentation Support
    1. 12.1 Documentation Support
      1. 12.1.1 Related Documentation
    2. 12.2 Support Resources
    3. 12.3 Trademarks
    4. 12.4 Electrostatic Discharge Caution
    5. 12.5 Glossary
  14. 13Mechanical, Packaging, and Orderable Information

Package Options

Mechanical Data (Package|Pins)
Thermal pad, mechanical data (Package|Pins)
Orderable Information

Switching Characteristics: Receiver

All typical specs are at VCC1=3.3V, VCC2=5V, TA=27°C, (Min/Max specs are over recommended operating conditions unless otherwise noted)
PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
ISO1176
tPHL, tPLH Propagation delay VCC1 at 5 V, VCC2 at 5 V 50 ns
tsk(p)
Pulse skew (|tPHL – tPLH|)
 
VCC1 at 5 V, VCC2 at 5 V 2 7.5 ns
tPHL, tPLH Propagation delay VCC1 at 3.3 V, VCC2 at 5 V 55 ns
tsk(p)
Pulse skew (|tPHL – tPLH|)
 
VCC1 at 3.3 V, VCC2 at 5 V 2 7.5 ns
tr, tf Differential output rise time and fall time See Figure 17 2 4 ns
tPZH
Propagation delay time, high-impedance-to-high-level output

DE at VCC1, See Figure 24 13 25 ns
tPHZ
Propagation delay time, high-level-to-high-impedance output

13 25 ns
tPZL
Propagation delay time, high-impedance-to-low-level output

DE at VCC, See Figure 25 13 25 ns
tPLZ
Propagation delay time, low-level-to-high-impedance output

13 25 ns