SLASEO7C March 2019 – September 2021 MSP430FR2475 , MSP430FR2476
PRODUCTION DATA
| PARAMETER | TEST CONDITIONS | VCC | MIN | MAX | UNIT | |
|---|---|---|---|---|---|---|
| tSTE,LEAD | STE lead time, STE active to clock | UCSTEM = 0, UCMODEx = 01 or 10 | 1 | UCxCLK cycles | ||
| UCSTEM = 1, UCMODEx = 01 or 10 | ||||||
| tSTE,LAG | STE lag time, last clock to STE inactive | UCSTEM = 0, UCMODEx = 01 or 10 | 1 | UCxCLK cycles | ||
| UCSTEM = 1, UCMODEx = 01 or 10 | ||||||
| tSU,MI | SOMI input data setup time | 2 V | 58 | ns | ||
| 3 V | 40 | |||||
| tHD,MI | SOMI input data hold time | 2 V | 0 | ns | ||
| 3 V | 0 | |||||
| tVALID,MO | SIMO output data valid time(2) | UCLK edge to SIMO valid, CL = 20 pF | 2 V | 20 | ns | |
| 3 V | 20 | |||||
| tHD,MO | SIMO output data hold time(3) | CL = 20 pF | 2 V | -3 | ns | |
| 3 V | -3 | |||||
Figure 8-13 SPI Master Mode, CKPH = 0
Figure 8-14 SPI Master Mode, CKPH = 1