SGLS007G February 2003 – August 2022 TLC2272-Q1 , TLC2272A-Q1 , TLC2274-Q1 , TLC2274A-Q1
PRODUCTION DATA
Figure 5-1 TLC2272-Q1 and
TLC2272A-Q1: D (8‑Pin SOIC) or PW (8‑Pin TSSOP) Packages, Top View
Figure 5-2 TLC2274-Q1 and
TLC2274A-Q1: D (14‑Pin SOIC) or PW (14‑Pin TSSOP) Packages, Top View| PIN | TYPE | DESCRIPTION | ||
|---|---|---|---|---|
| NAME | NO. | |||
| TLC2272-Q1, TLC2272A-Q1 | TLC2274-Q1, TLC2274A-Q1 | |||
| 1IN+ | 3 | 3 | Input | Noninverting input, channel 1 |
| 1IN– | 2 | 2 | Input | Inverting input, channel 1 |
| 1OUT | 1 | 1 | Output | Output, channel 1 |
| 2IN+ | 5 | 5 | Input | Noninverting input, channel 2 |
| 2IN– | 6 | 6 | Input | Inverting input, channel 2 |
| 2OUT | 7 | 7 | Ouput | Output, channel 2 |
| 3IN+ | — | 10 | Input | Noninverting input, channel 3 |
| 3IN– | — | 9 | Input | Inverting input, channel 3 |
| 3OUT | — | 8 | Output | Output, channel 3 |
| 4IN+ | — | 12 | Input | Noninverting input, channel 4 |
| 4IN– | — | 13 | Input | Inverting input, channel 4 |
| 4OUT | — | 14 | Output | Output, channel 4 |
| VDD+ | 8 | 4 | Input | Positive (highest) supply |
| VDD– | 4 | 11 | Input | Negative (lowest) supply |