SPRS439Q June 2007 – August 2022 TMS320F28232 , TMS320F28232-Q1 , TMS320F28234 , TMS320F28234-Q1 , TMS320F28235 , TMS320F28235-Q1 , TMS320F28332 , TMS320F28333 , TMS320F28334 , TMS320F28335 , TMS320F28335-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
| NO. | PARAMETER(1)(2)(3)(4)(5) | MIN | MAX | UNIT | |
|---|---|---|---|---|---|
| 12 | tc(SPC)S | Cycle time, SPICLK | 4tc(SYSCLK) | ns | |
| 13 | tw(SPC1)S | Pulse duration, SPICLK first pulse | 2tc(SYSCLK) – 1 | ns | |
| 14 | tw(SPC2)S | Pulse duration, SPICLK second pulse | 2tc(SYSCLK) – 1 | ns | |
| 15 | td(SOMI)S | Delay time, SPICLK to SPISOMI valid | 35 | ns | |
| 16 | tv(SOMI)S | Valid time, SPISOMI data valid after SPICLK | 0 | ns | |
| 19 | tsu(SIMO)S | Setup time, SPISIMO valid before SPICLK | 1.5tc(SYSCLK) | ns | |
| 20 | th(SIMO)S | Hold time, SPISIMO data valid after SPICLK | 1.5tc(SYSCLK) | ns | |
| 25 | tsu(STE)S | Setup time, SPISTE active before SPICLK | 1.5tc(SYSCLK) | ns | |
| 26 | th(STE)S | Hold time, SPISTE inactive after SPICLK | 1.5tc(SYSCLK) | ns | |
Figure 7-19 SPI Slave Mode External Timing (Clock Phase = 0)