SPRS439Q June 2007 – August 2022 TMS320F28232 , TMS320F28232-Q1 , TMS320F28234 , TMS320F28234-Q1 , TMS320F28235 , TMS320F28235-Q1 , TMS320F28332 , TMS320F28333 , TMS320F28334 , TMS320F28335 , TMS320F28335-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
The device segregates peripherals into four sections. The mapping of peripherals is as follows:
| PF0: | PIE: | PIE Interrupt Enable and Control Registers Plus PIE Vector Table | |
| Flash: | Flash Wait State Registers | ||
| XINTF: | External Interface Registers | ||
| DMA | DMA Registers | ||
| Timers: | CPU-Timers 0, 1, 2 Registers | ||
| CSM: | Code Security Module KEY Registers | ||
| ADC: | ADC Result Registers (dual-mapped) | ||
| PF1: | eCAN: | eCAN Mailbox and Control Registers | |
| GPIO: | GPIO MUX Configuration and Control Registers | ||
| ePWM: | Enhanced Pulse Width Modulator Module and Registers (dual mapped) | ||
| eCAP: | Enhanced Capture Module and Registers | ||
| eQEP: | Enhanced Quadrature Encoder Pulse Module and Registers | ||
| PF2: | SYS: | System Control Registers | |
| SCI: | Serial Communications Interface (SCI) Control and RX/TX Registers | ||
| SPI: | Serial Port Interface (SPI) Control and RX/TX Registers | ||
| ADC: | ADC Status, Control, and Result Register | ||
| I2C: | Inter-Integrated Circuit Module and Registers | ||
| XINT | External Interrupt Registers | ||
| PF3: | McBSP | Multichannel Buffered Serial Port Registers | |
| ePWM: | Enhanced Pulse Width Modulator Module and Registers (dual mapped) |