SPRS439Q June 2007 – August 2022 TMS320F28232 , TMS320F28232-Q1 , TMS320F28234 , TMS320F28234-Q1 , TMS320F28235 , TMS320F28235-Q1 , TMS320F28332 , TMS320F28333 , TMS320F28334 , TMS320F28335 , TMS320F28335-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
| NO. | MIN | MAX | UNIT | |||
|---|---|---|---|---|---|---|
| McBSP module clock (CLKG, CLKX, CLKR) range(1) | 1 | kHz | ||||
| 25 (3) | MHz | |||||
| McBSP module cycle time (CLKG, CLKX, CLKR) range(1) | 40 | ns | ||||
| 1 | ms | |||||
| M11 | tc(CKRX) | Cycle time, CLKR/X(1) | CLKR/X ext | 2P(2) | ns | |
| M12 | tw(CKRX) | Pulse duration, CLKR/X high or CLKR/X low(1) | CLKR/X ext | P – 7 | ns | |
| M13 | tr(CKRX) | Rise time, CLKR/X(1) | CLKR/X ext | 7 | ns | |
| M14 | tf(CKRX) | Fall time, CLKR/X(1) | CLKR/X ext | 7 | ns | |
| M15 | tsu(FRH-CKRL) | Setup time, external FSR high before CLKR low(1) | CLKR int | 18 | ns | |
| CLKR ext | 2 | |||||
| M16 | th(CKRL-FRH) | Hold time, external FSR high after CLKR low(1) | CLKR int | 0 | ns | |
| CLKR ext | 6 | |||||
| M17 | tsu(DRV-CKRL) | Setup time, DR valid before CLKR low(1) | CLKR int | 18 | ns | |
| CLKR ext | 2 | |||||
| M18 | th(CKRL-DRV) | Hold time, DR valid after CLKR low(1) | CLKR int | 0 | ns | |
| CLKR ext | 6 | |||||
| M19 | tsu(FXH-CKXL) | Setup time, external FSX high before CLKX low(1) | CLKX int | 18 | ns | |
| CLKX ext | 2 | |||||
| M20 | th(CKXL-FXH) | Hold time, external FSX high after CLKX low(1) | CLKX int | 0 | ns | |
| CLKX ext | 6 | |||||
CLKSRG can be LSPCLK, CLKX, CLKR as source. CLKSRG ≤ (SYSCLKOUT/2). McBSP performance is limited by I/O buffer switching speed.