SPRS880P December 2013 – February 2024 TMS320F28374D , TMS320F28375D , TMS320F28376D , TMS320F28377D , TMS320F28377D-Q1 , TMS320F28378D , TMS320F28379D , TMS320F28379D-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
| NO.(1)(2) | MIN | MAX | UNIT | |||
|---|---|---|---|---|---|---|
| McBSP module clock (CLKG, CLKX, CLKR) range | 1 | kHz | ||||
| 25 | MHz | |||||
| McBSP module cycle time (CLKG, CLKX, CLKR) range | 40 | ns | ||||
| 1 | ms | |||||
| M11 | tc(CKRX) | Cycle time, CLKR/X | CLKR/X ext | 2P | ns | |
| M12 | tw(CKRX) | Pulse duration, CLKR/X high or CLKR/X low | CLKR/X ext | P – 7 | ns | |
| M13 | tr(CKRX) | Rise time, CLKR/X | CLKR/X ext | 7 | ns | |
| M14 | tf(CKRX) | Fall time, CLKR/X | CLKR/X ext | 7 | ns | |
| M15 | tsu(FRH-CKRL) | Setup time, external FSR high before CLKR low | CLKR int | 18 | ns | |
| CLKR ext | 2 | |||||
| M16 | th(CKRL-FRH) | Hold time, external FSR high after CLKR low | CLKR int | 0 | ns | |
| CLKR ext | 6 | |||||
| M17 | tsu(DRV-CKRL) | Setup time, DR valid before CLKR low | CLKR int | 18 | ns | |
| CLKR ext | 5 | |||||
| M18 | th(CKRL-DRV) | Hold time, DR valid after CLKR low | CLKR int | 0 | ns | |
| CLKR ext | 3 | |||||
| M19 | tsu(FXH-CKXL) | Setup time, external FSX high before CLKX low | CLKX int | 18 | ns | |
| CLKX ext | 2 | |||||
| M20 | th(CKXL-FXH) | Hold time, external FSX high after CLKX low | CLKX int | 0 | ns | |
| CLKX ext | 6 | |||||