SPRSP14E may 2019 – june 2023 TMS320F28384D , TMS320F28384D-Q1 , TMS320F28384S , TMS320F28384S-Q1 , TMS320F28386D , TMS320F28386D-Q1 , TMS320F28386S , TMS320F28386S-Q1 , TMS320F28388D , TMS320F28388S
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|---|---|---|---|---|---|
| General | |||||
| ADCCLK Conversion Cycles | 10.1 | 11 | ADCCLKs | ||
| Power Up Time | 500 | µs | |||
| VREFHI input current(1) | 130 | µA | |||
| External Reference Capacitor Value(2) | 2.2 | µF | |||
| DC Characteristics | |||||
| Gain Error | –5 | ±3 | 5 | LSB | |
| Offset Error | –4 | ±2 | 4 | LSB | |
| Channel-to-Channel Gain Error | ±4 | LSB | |||
| Channel-to-Channel Offset Error | ±2 | LSB | |||
| ADC-to-ADC Gain Error | Identical VREFHI and VREFLO for all ADCs | ±4 | LSB | ||
| ADC-to-ADC Offset Error | Identical VREFHI and VREFLO for all ADCs | ±2 | LSB | ||
| DNL Error | >–1 | ±0.5 | 1 | LSB | |
| INL Error | –2 | ±1.0 | 2 | LSB | |
| ADC-to-ADC Isolation | VREFHI = 2.5 V, synchronous ADCs | –1 | 1 | LSBs | |
| ADC-to-ADC Isolation | VREFHI = 2.5 V, asynchronous ADCs, 337-ball ZWT package | -2 | 2 | LSBs | |
| ADC-to-ADC Isolation | VREFHI = 2.5 V, asynchronous ADCs, 176-pin PTP package | -9 | 9 | LSBs | |
| AC Characteristics | |||||
| SNR(3) | VREFHI = 2.5 V, fin = 100 kHz, SYSCLK from X1 via PLL | 69.1 | dB | ||
| VREFHI = 2.5 V, fin = 100 kHz, SYSCLK from INTOSC via PLL | 69.1 | dB | |||
| THD(3) | VREFHI = 2.5 V, fin = 100 kHz, SYSCLK from X1 via PLL | –88 | dB | ||
| SFDR(3) | VREFHI = 2.5 V, fin = 100 kHz, SYSCLK from X1 via PLL | 89 | dB | ||
| SINAD(3) | VREFHI = 2.5 V, fin = 100 kHz, SYSCLK from X1 via PLL | 69.0 | dB | ||
| VREFHI = 2.5 V, fin = 100 kHz, SYSCLK from INTOSC via PLL | 69.0 | ||||
| ENOB(3) | VREFHI = 2.5 V, fin = 100 kHz, SYSCLK from X1, Single ADC | 11.2 | bits | ||
| VREFHI = 2.5 V, fin = 100 kHz, SYSCLK from X1, synchronous ADCs | 11.2 | ||||
| ENOB(3) | VREFHI = 2.5 V, fin = 100 kHz, SYSCLK from X1, asynchronous ADCs, 337-ball ZWT package | 10.9 | bits | ||
| ENOB(3) | VREFHI = 2.5 V, fin = 100 kHz, SYSCLK from X1, asynchronous ADCs, 176-pin PTP package | 9.7 | bits | ||
| PSRR | VDD = 1.2-V DC + 100mV DC up to Sine at 1 kHz | 60 | dB | ||
| VDD = 1.2-V DC + 100 mV Sine at 800 kHz | 57 | ||||
| VDDA = 3.3-V DC + 200 mV DC up to Sine at 1 kHz | 60 | ||||
| VDDA = 3.3-V DC + 200 mV Sine at 800 kHz | 57 | ||||