10 Revision
History
Changes from February 15, 2025 to June 26, 2025
-
This Revision History lists the changes from SPRSP85B to
SPRSP85C.
Go
-
Global: Information on the TMS320F28P559SG-Q1 device is now
Production Data.Go
-
Global: Changed document status from "UNLESS OTHERWISE NOTED,
this document contains PRODUCTION DATA" to "PRODUCTION DATA".Go
-
Features section: Updated "Functional Safety-Compliant" and
"Safety-related certification" features. Added link to Functional Safety
certificate. Added footnote.Go
-
Package Information table: Removed "Preview
information (not Production Data)"
footnote.Go
-
Device Comparison table: Removed "Preview information (not Production
Data)" footnote.Go
-
Related Products section: Updated section.Go
-
System Current Consumption - VREG Enable - Internal Supply table,
FLASH ERASE/PROGRAM section: Updated TEST CONDITIONS of IDDIO and
IDDA.Go
-
System Current Consumption - VREG Disable - External Supply table,
FLASH ERASE/PROGRAM section: Updated TEST CONDITIONS of IDD, IDDIO,
and IDDA.Go
-
I/O POR (Power-On Reset) Monitor section: Added
Note.Go
-
I/O BOR (Brown-Out Reset) Monitor section: Removed Note about I/O POR
trips.Go
-
External Supervisor Usage section: Updated "VDDIO Monitoring"
paragraph.Go
-
Internal VDD LDO Voltage Regulator (VREG) section: Changed section
title from "Internal 1.2-V LDO Voltage Regulator (VREG)" to "Internal VDD LDO Voltage
Regulator (VREG)". Updated section.Go
-
VDD Decoupling section: Updated Configuration
1.Go
-
Signal Pins Power Sequence section: Updated
section.Go
-
Power-on Reset figure: Updated figure.Go
-
Internal Clock Frequencies
table: Added f(CLB).Go
-
Flash Parameters table: Changed the description of Nwec
from "Write/Erase Cycles per Bank" to "Write/Erase Cycles for entire
Flash".Go
-
Comparator Subsystem (CMPSS) section: Removed "Supports
connection with ePWM for diode emulation" from "Each CMPSS includes"
list.Go
-
eCAP Electrical Data and Timing section: Added reference to
General-Purpose Input Timing Requirements table.Go
-
eQEP Block Diagram: Updated diagram.Go
-
Serial Communications Interface (SCI) section: Removed "All registers
in this module are 8-bit registers ..." Note.Go
-
SPI Controller Mode Timings section: Added "In HS_MODE, a maximum clock
of 50MHz is supported" to Note.Go
-
Memory Map table: Updated PART NUMBER column of Flash Bank
4.Go
-
Embedded Real-Time Analysis and Diagnostic (ERAD) section:
Updated section.Go
-
Direct Memory Access (DMA) section: Changed "Throughput: Four
cycles per word without arbitration" to "Throughput: Three cycles per word
without arbitration".Go