JAJSFE6I July 2009 – May 2018 TPS65070 , TPS65072 , TPS65073 , TPS650731 , TPS650732
UNLESS OTHERWISE NOTED, this document contains PRODUCTION DATA.
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
Reset delay time and PGOOD delay time | Input voltage at threshold pin rising; time defined with <PGOOD DELAY0>, <PGOOD DELAY1> | –15% | 20
100 200 400 |
15% | ms | |
PB-IN debounce time | –15% | 50 | 15% | ms | ||
PB_IN “Reset-detect- time” | Internal timer | –15% | 15 | 15% | s | |
PGOOD low time when PB_IN = Low for >15s | –15% | 0.5 | 15% | ms | ||
VIH | High level input voltage on pin POWER_ON | 1.2 | VIN | V | ||
VIH | High level input voltage on pin PB_IN | 1.8 | AVDD6 | V | ||
VIL | Low Level Input Voltage, PB_IN, Power_on | 0 | 0.4 | V | ||
Internal pullup resistor from PB_IN to AVDD6 | 50 | kΩ | ||||
Output current at AVDD6 | 1 | mA | ||||
IIN | Input bias current at Power_on | 0.01 | 1 | µA | ||
VOL | Reset, PB_OUT, PGood, INT output low voltage, EN_EXTLDO | IOL = 1 mA, Vthreshold < 1 V | 0.3 | V | ||
VOH | EN_EXTLDO HIGH level output voltage | IOH = 0.1 mA; optional push pull output | VSYS | V | ||
IOL | Reset, PB_OUT, PGood, INT sink current | 1 | mA | |||
Reset, PB_OUT, PGood,INT output leakage current | Reset, PB_OUT, PGood, INT open-drain output in high impedance state | 0.25 | µA | |||
Vth | Threshold voltage at THRESHOLD pin | Input voltage falling | –4% | 1 | 4% | V |
Vth_hyst | Hysteresis on THRESHOLD pin | Input voltage rising | 7 | mV | ||
Iin | Input bias current at EN_wLED, THRESHOLD | 1 | µA |