JAJSFE6I July 2009 – May 2018 TPS65070 , TPS65072 , TPS65073 , TPS650731 , TPS650732
UNLESS OTHERWISE NOTED, this document contains PRODUCTION DATA.
PGOODMASK | B7 | B6 | B5 | B4 | B3 | B2 | B1 | BO |
---|---|---|---|---|---|---|---|---|
Bit name and function | MASK VDCDC3 and LDO1 | MASK VDCDC1 | MASK VDCDC2 | MASK VDCDC3 | MASKLDO1 | MASK LDO2 | ||
Default for –70 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 |
Default for -72 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 |
Default for -73, -731, -732 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 |
Set by signal | ||||||||
Default value loaded by: | UVLO | UVLO | UVLO | UVLO | UVLO | UVLO | ||
Read/write | R | R | R/W | R/W | R/W | R/W | R/W | R/W |
Bit 5 | MASK VDCDC3 and LDO1:
0 = indicates that the output voltage of either DCDC3 or LDO1 is within its nominal range. The PGOOD output is not affected (not driven LOW) 1 = indicates that both LDO1 AND DCDC3 output voltage is below its target regulation voltage or disabled. This will drive the PGOOD output low. |
Bit 4..0 | MASK VDCDC1/2/3, LDO1,2:
0 = the status of the power good Bit in Register PGOOD does not affect the status of the PGOOD output pin 1 = the PGOOD pin is driven low in case the output voltage of the converter or LDO is below its target regulation voltage or disabled. |