SPRAD96B November   2023  – January 2024 AM62P , AM62P-Q1

 

  1.   1
  2.   Trademarks
  3. Introduction
  4. Via Channel Arrays
  5. Width/Spacing Proposal for Escapes
  6. Stackup
  7. Via Sharing
  8. Floorplan Component Placement
  9. Critical Interfaces Impact Placement
  10. Routing Priority
  11. SerDes Interfaces
  12. 10DDR Interfaces
  13. 11Power Decoupling
  14. 12Route Lowest Priority Interfaces Last
  15. 13Summary
  16. 14Revision History

Introduction

The AM62Px is an extension of the low-power, low-cost Sitara Industrial/Auto grade family of processors. The AM62Px is based on the Cortex-A53 microprocessor, M4F microcontroller with dedicated peripherals, 3D graphics acceleration, dual display interfaces, and extensive peripheral and networking options for a variety of embedded applications. The AM62Px is available in a 17mm x 17mm FBGA package with a mix of 0.65-mm and 0.8 ball pitches. The package BGA design is built leveraging TI Via Channel Array Technology (VCA) technology, which enables package miniaturization while still utilizing low cost PCB routing rules. Via Channel Array (VCA) is built with careful considerations on escape routing to avoid costly High-Density Interconnect (HDI) and expensive Via technologies. This document is intended to provide a reference for escape routing on the AM62Px device. Care must be taken to route signals with special requirements such as DDR and high speed interfaces. Refer to the High-Speed Interface Layout Guidelines and DDR Routing Guidelines for more details. Details on Power Delivery Network are provided in AM62Px PDN Application note and any routing and layout requirements specified in those documents supersede the generic requirements provided here.