General
Review and verify the following for the custom schematic design:
- Reviewed above "Common checklist for all
sections" section of the user's guide.
- Addition of series resistor for the pixel
clock output signal.
- Series resistors for the display interface DPI
control and data interface signals.
- Implementation of attached device reset logic.
- External ESD protection.
Schematic Review
Follow the below list for the custom schematic
design:
- Connection of the interface signals including
mapping of DPI pins of the processor with the
attached device (RGB display) and display control
signal.
- Supply rails connected to the IO supply for IO
group VDDSHV3 referenced to DPI peripheral and
attached device IO supply follow the ROC.
- The recommendation is to compare the
decoupling capacitor of DPI IO supply with
relevant SK or EVM.
- Connection of series resistor (0Ω) for the
clock output signal near to the processor clock
output pin PCLK (to control possible signal
reflections).
- Series resistors for the display interface DPI
control and data interface signals is optional.
Adding the series resistors is recommended when
space is not a constraint.
- The recommendation is to implement the attached device (LCD module) reset
using a 2-input ANDing logic. Processor GPIO is connected as one of the
input to the AND gate with provision for pullup or pulldown (pullup enabled)
near to the ANDing logic AND gate input and provision for 0Ω to isolate the
GPIO output for testing or debug. The other input to the AND gate is the
MAIN domain warm reset status output (RESETSTATz).
- The recommendation is to provision for
external ESD protection (based on the use
case).