SPRUHM8K December 2013 – May 2024 F28377D-SEP , TMS320F28374D , TMS320F28375D , TMS320F28376D , TMS320F28377D , TMS320F28377D-EP , TMS320F28377D-Q1 , TMS320F28378D , TMS320F28379D , TMS320F28379D-Q1
As shown in Figure 21-18, when the input clock is received from a pin, you can choose the polarity of the input clock. The rising edge of CLKSRG generates CLKG and FSG, but you can determine which edge of the input clock causes a rising edge on CLKSRG. The polarity options and their effects are described in Table 21-6.
Figure 21-18 Possible Inputs to the Sample Rate Generator
and the Polarity Bits
| Input Clock | Polarity Option | Effect |
|---|---|---|
| LSPCLK | Always positive polarity | Rising edge of CPU clock generates transitions on CLKG and FSG. |
| Signal on MCLKR pin | CLKRP = 0 in PCR | Falling edge on MCLKR pin generates transitions on CLKG and FSG. |
| CLKRP = 1 in PCR | Rising edge on MCLKR pin generates transitions on CLKG and FSG. | |
| Signal on MCLKX pin | CLKXP = 0 in PCR | Rising edge on MCLKX pin generates transitions on CLKG and FSG. |
| CLKXP = 1 in PCR | Falling edge on MCLKX pin generates transitions on CLKG and FSG. |