SPRUIN7C March 2020 – March 2024 TMS320F280021 , TMS320F280021-Q1 , TMS320F280023 , TMS320F280023-Q1 , TMS320F280023C , TMS320F280025 , TMS320F280025-Q1 , TMS320F280025C , TMS320F280025C-Q1
Boot ROM health and booting status is written to a 32-bit address in M0RAM. This status is cleared on a POR or XRS reset. The previous status is retained on any other reset. For example, you should clear the status before performing a debugger device reset in order to view the latest boot ROM actions reflected in the status.
| Description | Address |
|---|---|
| Boot ROM Status | 0x0000 0002 |
| Bit | Description |
|---|---|
| 31 | HWBIST reset is handled successfully |
| 30 | Boot ROM is in wait boot |
| 24 | SYSPLL enabled successfully |
| 23 | HWBIST NMI occurred |
| 22 | Missing clock NMI occurred |
| 21 | RAM Uncorrectable Error NMI occurred |
| 20 | Flash Uncorrectable Error NMI occurred |
| 19 | RL NMI occured |
| 18 | ERAD NMI occurred |
| 17 | Boot ROM detected a PIE mismatch |
| 16 | Boot ROM detected an ITRAP |
| 15 | Boot ROM has completed running |
| 13 | Boot ROM handled POR |
| 12 | Boot ROM handled XRS |
| 11 | Boot ROM handled all the resets |
| 10 | POR memory test has completed |
| 9 | DCSM initialization has completed |
| 8 | RAM Initialization Complete |
| 7 | CAN boot has started |
| 6 | I2C boot has started |
| 5 | SPI boot has started |
| 4 | SCI boot has started |
| 3 | RAM boot has started |
| 2 | Parallel boot has started |
| 1 | Flash boot has started |
| 0 | Boot ROM has started running |