SCASE80 September 2025 TPUL2T323-Q1
PRODUCTION DATA
The TPUL2T323-Q1 was designed with reduced input voltage thresholds to support up-translation and inputs tolerant to 5.5V signal levels to support down-translation. For proper functionality, input signals must remain at or above the specified VT+(MAX) (VIH) level for a HIGH input state, and at or below the specified VT-(MIN) (VIL) for a LOW input state. Figure 7-4 shows the typical VIH and VIL levels for TPULxT devices, as well as the voltage levels for standard CMOS devices for comparison.
Figure 7-4 TPULxT Input Voltage
Levels