SLAU472C February 2013 – November 2023 TAS2505 , TAS2505-Q1
The audio interface of the TAS2505 can be put into DSP mode by programming page 0, register 27, bits D7–D6 = 01. In DSP mode, the falling edge of the word clock starts the data transfer with the left-channel data first and immediately followed by the right-channel data. Each data bit is valid on the falling edge of the bit clock.
Figure 3-18 Timing Diagram for DSP Mode
Figure 3-19 Timing Diagram for DSP Mode With Offset = 1
Figure 3-20 Timing Diagram for DSP Mode With Offset = 0 and Bit Clock InvertedFor DSP mode, the number of bit clocks per frame should be greater than or equal to twice the programmed word length of the data. Also, the programmed offset value should be less than the number of bit clocks per frame by at least the programmed word length of the data.