SLLSE09J November 2009 – July 2021 TUSB1210
PRODUCTION DATA
| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
|---|---|---|---|---|---|---|
| CS, CFG, RESETB Input Pins | ||||||
| VIL | Maximum low-level input voltage | 0.35 x VDDIO | V | |||
| VIH | Minimum high-level input voltage | 0.65 x VDDIO | V | |||
| RESETB Input Pin Timing Spec | ||||||
| tw(POR) | Internal power-on reset pulse width | 0.2 | μs | |||
| tw(RESET) | External RESETB pulse width | Applied to external RESETB pin when CLOCK is toggling. | 8 | CLOCK cycles | ||