SLLSG10A November 2024 – February 2025 TDP142-Q1
PRODUCTION DATA
| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
|---|---|---|---|---|---|---|
| PCC(ACTIVE--4DP) | Average active power 4 Lane DP Only |
Four active DP lanes operating at 8.1Gbps; PRBS7 pattern; DPEN = H; LINR_L3; |
500 | mW | ||
| PCC(HPDLOW--4DP) | Power 4 Lane DP Only when HPDIN = L | DPEN = H; HPDIN = L; | 0.475 | mW | ||
| PCC(DISABLED-I2C) | Device disabled power in I2C Mode | I2C_EN != 0; HPDIN = L; CTLSEL = 0x0; | 0.122 | mW | ||
| PCC(DISABLED) | Device disabled power | DPEN = L; I2C_EN = 0; HPDIN = L; | 0.110 | mW | ||