SNAS833B November 2021 – August 2025 CDCDB400
PRODUCTION DATA
Figure 5-1 shows both the phase noise of the source as well as the output of the DUT (CDCDB400). The phase noise plot shows that the DUT has a very low phase noise profile with total jitter of 81.5fs, rms. By rms subtracting the clock reference noise, the additive jitter of CDCDB400 under typical conditions is lower than 81.5fs, rms.
Figure 5-1 CDCDB400
Clock Out (CK0:4) Phase Noise