SNOSD74C
May 2019 – December 2024
LMG1025-Q1
PRODUCTION DATA
1
1
Features
2
Applications
3
Description
4
Pin Configuration and Functions
5
Specifications
5.1
Absolute Maximum Ratings
5.2
ESD Ratings
5.3
Recommended Operating Conditions
5.4
Thermal Information
5.5
Electrical Characteristics
5.6
Switching Characteristics
5.7
Typical Characteristics
6
Detailed Description
6.1
Overview
6.2
Functional Block Diagram
6.3
Feature Description
6.3.1
Input Stage
6.3.2
Output Stage
6.3.3
Bias Supply and Under Voltage Lockout
6.3.4
Overtemperature Protection (OTP)
6.4
Device Functional Modes
7
Application and Implementation
7.1
Application Information
7.2
Typical Application
7.2.1
Design Requirements
7.2.2
Detailed Design Procedure
7.2.2.1
Handling Ground Bounce
7.2.2.2
Creating Nanosecond Pulse
7.2.2.3
VDD and Overshoot
7.2.2.4
Operating at Higher Frequency
7.2.3
Application Curves
8
Power Supply Recommendations
9
Layout
9.1
Layout Guidelines
9.1.1
Gate Drive Loop Inductance and Ground Connection
9.1.2
Bypass Capacitor
9.2
Layout Example
10
Device and Documentation Support
10.1
Device Support
10.1.1
Third-Party Products Disclaimer
10.2
Receiving Notification of Documentation Updates
10.3
Support Resources
10.4
Electrostatic Discharge Caution
10.5
Trademarks
10.6
Glossary
11
Revision History
12
Mechanical, Packaging, and Orderable Information
1
Features
AEC-Q100 grade 1 qualified
1.25ns typical minimum input pulse width
2.6ns typical rising propagation delay
2.9ns typical falling propagation delay
300ps typical pulse distortion
Independent 7A pull-up and 5A pull-down current
650ps typical rise time (220pF load)
850ps typical fall time (220pF load)
2mm x 2mm QFN package
Inverting and non-inverting inputs
UVLO and over-temperature protection
Single 5V supply voltage