SPRSP96A March 2024 – September 2024 TDA4AEN-Q1 , TDA4VEN-Q1
PRODUCTION DATA
For more details about features and additional description information on the device LPDDR4 Memory Interface, see the corresponding subsections within Signal Descriptions and Detailed Description sections.
Table 6-43 and Figure 6-35 present switching characteristics for DDRSS.
| NO. | PARAMETER | DDR TYPE | CORE VOLTAGE | MIN | MAX | UNIT | |
|---|---|---|---|---|---|---|---|
| 1 | tc(DDR_CKP/DDR_CKN) | Cycle time, DDR_CKP and DDR_CKN | LPDDR | 0.75-V Operation | 0.536(1) | 20 | ns |
| 0.85-V Operation | .500(1) | 20 | ns | ||||
Figure 6-35 DDRSS
Switching CharacteristicsFor more information, see DDR Subsystem (DDRSS) section in Memory Controllers chapter in the device TRM.