Product details

Technology family ACT Rating Military Operating temperature range (°C) -55 to 125
Technology family ACT Rating Military Operating temperature range (°C) -55 to 125
CFP (HFP) 132 582.2569 mm² 24.13 x 24.13
  • Free-Running CLKA and CLKB Can Be Asynchronous or Coincident
  • Two Independent 512 × 36 Clocked FIFOs Buffering Data in Opposite Directions
  • Mailbox-Bypass Register for Each FIFO
  • Programmable Almost-Full and Almost-Empty Flags
  • Microprocessor Interface Control Logic
  • IRA, ORA, AEA\, and AFA\ Flags Synchronized by CLKA
  • Released as DESC SMD (Standard Microcircuit Drawing) 5962-9562801QYA
  • IRB, ORB, AEB\, and AFB\ Flags Synchronized by CLKB
  • Low-Power 0.8-um Advanced CMOS Technology
  • Supports Clock Frequencies up to 50 MHz
  • Fast Access Times of 13 ns
  • Packaged in 132-Pin Ceramic Quad Flat Package
  • Free-Running CLKA and CLKB Can Be Asynchronous or Coincident
  • Two Independent 512 × 36 Clocked FIFOs Buffering Data in Opposite Directions
  • Mailbox-Bypass Register for Each FIFO
  • Programmable Almost-Full and Almost-Empty Flags
  • Microprocessor Interface Control Logic
  • IRA, ORA, AEA\, and AFA\ Flags Synchronized by CLKA
  • Released as DESC SMD (Standard Microcircuit Drawing) 5962-9562801QYA
  • IRB, ORB, AEB\, and AFB\ Flags Synchronized by CLKB
  • Low-Power 0.8-um Advanced CMOS Technology
  • Supports Clock Frequencies up to 50 MHz
  • Fast Access Times of 13 ns
  • Packaged in 132-Pin Ceramic Quad Flat Package

The SN54ACT3632 is a high-speed, low-power CMOS clocked bidirectional FIFO memory. It supports clock frequencies up to 50 MHz and has read access times as fast as 11 ns. Two independent 512 × 36 dual-port SRAM FIFOs on the chip buffer data in opposite directions. Each FIFO has flags to indicate empty and full conditions and two programmable flags (almost full and almost empty) to indicate when a selected number of words is stored in memory. Communication between each port can bypass the FIFOs via two 36-bit mailbox registers. Each mailbox register has a flag to signal when new mail has been stored. Two or more devices can be used in parallel to create wider data paths.

The SN54ACT3632 is a clocked FIFO, which means each port employs a synchronous interface. All data transfers through a port are gated to the low-to-high transition of a port clock by enable signals. The clocks for each port are independent of one another and can be asynchronous or coincident. The enables for each port are arranged to provide a simple bidirectional interface between microprocessors and/or buses with synchronous control.

The input-ready (IRA, IRB) flag and almost-full (AFA\, AFB\) flag of a FIFO are two-stage synchronized to the port clock that writes data to its array. The output-ready (ORA, ORB) flag and almost-empty (AEA\, AEB\) flag of a FIFO are two-stage synchronized to the port clock that reads data from its array. Offset values for the almost-full and almost-empty flags of both FIFOs can be programmed from port A.

The SN54ACT3632 is characterized for operation over the full military temperature range of -55°C to 125°C.

For more information on this device family, see the following application reports:

  • FIFO Mailbox-Bypass Registers: Using Bypass Registers to Initialize DMA Control
    (literature number SCAA007)
  • Interfacing TI Clocked FIFOs With TI Floating-Point Digital Signal Processors (literature number SCAA005)
  • Metastability Performance of Clocked FIFOs (literature number SCZA004)

The SN54ACT3632 is a high-speed, low-power CMOS clocked bidirectional FIFO memory. It supports clock frequencies up to 50 MHz and has read access times as fast as 11 ns. Two independent 512 × 36 dual-port SRAM FIFOs on the chip buffer data in opposite directions. Each FIFO has flags to indicate empty and full conditions and two programmable flags (almost full and almost empty) to indicate when a selected number of words is stored in memory. Communication between each port can bypass the FIFOs via two 36-bit mailbox registers. Each mailbox register has a flag to signal when new mail has been stored. Two or more devices can be used in parallel to create wider data paths.

The SN54ACT3632 is a clocked FIFO, which means each port employs a synchronous interface. All data transfers through a port are gated to the low-to-high transition of a port clock by enable signals. The clocks for each port are independent of one another and can be asynchronous or coincident. The enables for each port are arranged to provide a simple bidirectional interface between microprocessors and/or buses with synchronous control.

The input-ready (IRA, IRB) flag and almost-full (AFA\, AFB\) flag of a FIFO are two-stage synchronized to the port clock that writes data to its array. The output-ready (ORA, ORB) flag and almost-empty (AEA\, AEB\) flag of a FIFO are two-stage synchronized to the port clock that reads data from its array. Offset values for the almost-full and almost-empty flags of both FIFOs can be programmed from port A.

The SN54ACT3632 is characterized for operation over the full military temperature range of -55°C to 125°C.

For more information on this device family, see the following application reports:

  • FIFO Mailbox-Bypass Registers: Using Bypass Registers to Initialize DMA Control
    (literature number SCAA007)
  • Interfacing TI Clocked FIFOs With TI Floating-Point Digital Signal Processors (literature number SCAA005)
  • Metastability Performance of Clocked FIFOs (literature number SCZA004)

Download View video with transcript Video

Technical documentation

star =Top documentation for this product selected by TI
No results found. Please clear your search and try again.
View all 11
Type Title Date
* Data sheet 512 X 36 X 2 Clocked Bidirectional First-In, First-Out datasheet (Rev. A) 01 Apr 1998
Application note Implications of Slow or Floating CMOS Inputs (Rev. E) 26 Jul 2021
Selection guide Logic Guide (Rev. AB) 12 Jun 2017
Application note Understanding and Interpreting Standard-Logic Data Sheets (Rev. C) 02 Dec 2015
User guide LOGIC Pocket Data Book (Rev. B) 16 Jan 2007
Application note Semiconductor Packing Material Electrostatic Discharge (ESD) Protection 08 Jul 2004
Application note Selecting the Right Level Translation Solution (Rev. A) 22 Jun 2004
Application note TI IBIS File Creation, Validation, and Distribution Processes 29 Aug 2002
Application note CMOS Power Consumption and CPD Calculation (Rev. B) 01 Jun 1997
Application note Designing With Logic (Rev. C) 01 Jun 1997
Application note Using High Speed CMOS and Advanced CMOS in Systems With Multiple Vcc 01 Apr 1996

Design & development

For additional terms or required resources, click any title below to view the detail page where available.

Package Pins Download
CFP (HFP) 132 View options

Ordering & quality

Information included:
  • RoHS
  • REACH
  • Device marking
  • Lead finish/Ball material
  • MSL rating/Peak reflow
  • MTBF/FIT estimates
  • Material content
  • Qualification summary
  • Ongoing reliability monitoring
Information included:
  • Fab location
  • Assembly location

Support & training

TI E2E™ forums with technical support from TI engineers

Content is provided "as is" by TI and community contributors and does not constitute TI specifications. See terms of use.

If you have questions about quality, packaging or ordering TI products, see TI support. ​​​​​​​​​​​​​​

Videos