TSW1265EVM
寬頻雙路接收器參考設計和評估平台
TSW1265EVM
概覽
The TSW1265EVM is a wideband dual receiver reference design and evaluation platform. The signal chain allows conversion from RF to bits using a dual-channel downconverter mixer, the LMH6521 dual-channel DVGA, and the ADS4249 14-bit 250-MSPS ADC. The TSW1265EVM also includes the LMK04800 dual-PLL clock jitter cleaner and generator to provide an onboard low-noise clocking solution. A software GUI is provided to allow for configuration of the ADS4249 and LMK04800. The gain of the LMH6521 DVGA can be controlled through the GUI or alternatively through the high speed connector with an FPGA. The EVM is designed to mate with the TSW1400EVM pattern capture and generation board to capture data from the ADS4249. Signal analysis can then be performed with the High Speed Data Converter Pro software tool.
特點
RF 可變增益放大器 (VGA)
訂購並開始開發
TSW1265EVM — 寬頻雙路接收器參考設計和評估平台
支援產品和硬體
SLWC105 — TSW1265 GUI Software Installer
支援產品和硬體
SLWC105 — TSW1265 GUI Software Installer
版本資訊
設計檔案
技術文件
| 類型 | 標題 | 下載最新的英文版本 | 日期 | |||
|---|---|---|---|---|---|---|
| 證書 | TSW1265EVM EU Declaration of Conformity (DoC) | 2019/1/2 | ||||
| 使用指南 | TSW1265 User's Guide | 2012/3/14 |