Synchronization of High Speed Multichannel JESD204B Compliant Clocks Part 3
00:11:22
|
25 JUL 2018
Learn about the high channel count clocking architectures including tree and daisy chain topologies and their associated reference designs.
Resources
-
arrow-right High Channel Count JESD204B Clock Generation Reference Design for RADAR and 5G Wireless Testers -
arrow-right High Channel Count JESD204B Daisy Chain Clock Reference Design for RADAR and 5G Wireless Testers -
arrow-right 12-Bit, Dual 3.2-GSPS or Single 6.4-GSPS, RF-Sampling Analog-to-Digital Converter (ADC)
This video is part of a series
-
Clocking solutions for high-speed multi-channel applications
video-playlist (6 videos) -
How to synchronize high speed multi-channel clocks
video-playlist (3 videos)