SNVS671F February   2011  – May 2019 LM21212-1

PRODUCTION DATA.  

  1. Features
  2. Applications
  3. Description
    1.     Device Images
      1.      Simplified Application Circuit
  4. Revision History
  5. Description
  6. Pin Configuration and Functions
    1.     Pin Functions
  7. Specifications
    1. 7.1 Absolute Maximum Ratings
    2. 7.2 ESD Ratings
    3. 7.3 Recommended Operating Conditions
    4. 7.4 Thermal Information
    5. 7.5 Electrical Characteristics
    6. 7.6 Typical Performance Characteristics
  8. Detailed Description
    1. 8.1 Overview
    2. 8.2 Functional Block Diagram
    3. 8.3 Feature Description
      1. 8.3.1 Frequency Synchronization
      2. 8.3.2 Precision Enable
      3. 8.3.3 UVLO
      4. 8.3.4 Current Limit
      5. 8.3.5 Short-Circuit Protection
      6. 8.3.6 Thermal Protection
      7. 8.3.7 Power-Good Flag
      8. 8.3.8 Light Load Operation
  9. Application and Implementation
    1. 9.1 Application Information
    2. 9.2 Typical Application
      1. 9.2.1 Detailed Design Procedure
        1. 9.2.1.1 Custom Design With WEBENCH® Tools
        2. 9.2.1.2 Output Voltage
        3. 9.2.1.3 Precision Enable
        4. 9.2.1.4 Soft Start
        5. 9.2.1.5 Inductor Selection
        6. 9.2.1.6 Output Capacitor Selection
        7. 9.2.1.7 Input Capacitor Selection
        8. 9.2.1.8 Control Loop Compensation
      2. 9.2.2 Application Curves
  10. 10Layout
    1. 10.1 Pcb Layout Considerations
    2. 10.2 Thermal Considerations
  11. 11Device and Documentation Support
    1. 11.1 Device Support
      1. 11.1.1 Third-Party Products Disclaimer
      2. 11.1.2 Development Support
        1. 11.1.2.1 Custom Design With Webench® Tools
    2. 11.2 Receiving Notification Of Documentation Updates
    3. 11.3 Community Resources
    4. 11.4 Trademarks
    5. 11.5 Electrostatic Discharge Caution
    6. 11.6 Glossary
  12. 12Mechanical, Packaging, And Orderable Information

Package Options

Mechanical Data (Package|Pins)
Thermal pad, mechanical data (Package|Pins)
Orderable Information

Pcb Layout Considerations

PC board layout is an important part of DC-DC converter design. Poor board layout can disrupt the performance of a DC-DC converter and surrounding circuitry by contributing to EMI, ground bounce, and resistive voltage loss in the traces. These can send erroneous signals to the DC-DC converter resulting in poor regulation or instability.

Good layout can be implemented by following a few simple design rules.

  1. Minimize area of switched current loops. In a buck regulator there are two loops where currents are switched at high slew rates. The first loop starts from the input capacitor, to the regulator PVIN pin, to the regulator SW pin, to the inductor then out to the output capacitor and load. The second loop starts from the output capacitor ground, to the regulator GND pins, to the inductor and then out to the load (see Figure 37). To minimize both loop areas, the input capacitor should be placed as close as possible to the VIN pin. Grounding for both the input and output capacitor should be close. Ideally, a ground plane should be placed on the top layer that connects the PGND pins, the exposed pad (EP) of the device, and the ground connections of the input and output capacitors in a small area near pin 10 and 11 of the device. The inductor should be placed as close as possible to the SW pin and output capacitor.
  2. Minimize the copper area of the switch node. The six SW pins should be routed on a single top plane to the pad of the inductor. The inductor should be placed as close as possible to the switch pins of the device with a wide trace to minimize conductive losses. The inductor can be placed on the bottom side of the PCB relative to the LM21212-1, but care must be taken to not allow any coupling of the magnetic field of the inductor into the sensitive feedback or compensation traces.
  3. Have a solid ground plane between PGND, the EP and the input and output cap. ground connections. The ground connections for the AGND, compensation, feedback, and soft-start components should be physically isolated (located near pin 1 and 20) from the power ground plane but a separate ground connection is not necessary. If not properly handled, poor grounding can result in degraded load regulation or erratic switching behavior.
  4. Carefully route the connection from the VOUT signal to the compensation network. This node is high impedance and can be susceptible to noise coupling. The trace should be routed away from the SW pin and inductor to avoid contaminating the feedback signal with switch noise.
  5. Make input and output bus connections as wide as possible. This reduces any voltage drops on the input or output of the converter and can improve efficiency. Voltage accuracy at the load is important so make sure feedback voltage sense is made at the load. Doing so will correct for voltage drops at the load and provide the best output accuracy.
  6. Provide adequate device heatsinking. For most 12A designs a four layer board is recommended. Use as many vias as is possible to connect the EP to the power plane heatsink. The vias located underneith the EP will wick solder into them if they are not filled. Complete solder coverage of the EP to the board is required to achieve the θJA values described in the previous section. Either an adequate amount of solder must be applied to the EP pad to fill the vias, or the vias must be filled during manufacturing. See the Thermal Considerations section to ensure enough copper heatsinking area is used to keep the junction temperature below 125°C.
LM21212-1 30119948.gifFigure 37. Schematic Of Lm21212-1 Highlighting Layout Sensitive Nodes
LM21212-1 30119943.gifFigure 38. Typical Application Schematic 1

Table 1. Bill Of Materials (VIN = 3.3 - 5.5v, VOUT = 1.2v, IOUT = 12a, FSW = 500khz)

ID DESCRIPTION VENDOR PART NUMBER QUANTITY
CF CAP, CERM, 1uF, 10V, +/-10%, X7R, 0603 MuRata GRM188R71A105KA61D 1
CIN1, CIN2, CIN3, CO1, CO2, CO3 CAP, CERM, 100uF, 6.3V, +/-20%, X5R, 1206 MuRata GRM31CR60J107ME39L 6
CC1 CAP, CERM, 1800pF, 50V, +/-5%, C0G/NP0, 0603 TDK C1608C0G1H182J 1
CC2 CAP, CERM, 68pF, 50V, +/-5%, C0G/NP0, 0603 TDK C1608C0G1H680J 1
CC3 CAP, CERM, 820pF, 50V, +/-5%, C0G/NP0, 0603 TDK C1608C0G1H821J 1
CSS CAP, CERM, 0.033uF, 16V, +/-10%, X7R, 0603 MuRata GRM188R71C333KA01D 1
LO Inductor, Shielded Drum Core, Powdered Iron, 560nH, 27.5A, 0.0018 ohm, SMD Vishay-Dale IHLP4040DZERR56M01 1
RF RES, 1.0 ohm, 5%, 0.1W, 0603 Vishay-Dale CRCW06031R00JNEA 1
RC1 RES, 9.31k ohm, 1%, 0.1W, 0603 Vishay-Dale CRCW06039K31FKEA 1
RC2 RES, 165 ohm, 1%, 0.1W, 0603 Vishay-Dale CRCW0603165RFKEA 1
RFB1, RFB2, RPGOOD RES, 10k ohm, 1%, 0.1W, 0603 Vishay-Dale CRCW060310K0FKEA 3
LM21212-1 30119981.gifFigure 39. Typical Application Schematic 2

Table 2. Bill Of Materials (VIN = 4 V - 5.5 V, VOUT = 0.9v, IOUT = 8a, FSW = 1mhz)

ID DESCRIPTION VENDOR PART NUMBER QUANTITY
CF CAP, CERM, 1uF, 10V, +/-10%, X7R, 0603 MuRata GRM188R71A105KA61D 1
CIN1, CO1, CO2 CAP, CERM, 100uF, 6.3V, +/-20%, X5R, 1206 MuRata GRM31CR60J107ME39L 3
CC1 CAP, CERM, 1800pF, 50V, +/-5%, C0G/NP0, 0603 MuRata GRM1885C1H182JA01D 1
CC2 CAP, CERM, 68pF, 50V, +/-5%, C0G/NP0, 0603 TDK C1608C0G1H680J 1
CC3 CAP, CERM, 470pF, 50V, +/-5%, C0G/NP0, 0603 TDK C1608C0G1H471J 1
CSS CAP, CERM, 0.033uF, 16V, +/-10%, X7R, 0603 MuRata GRM188R71C333KA01D 1
LO Inductor, Shielded Drum Core, Superflux, 240nH, 20A, 0.001 ohm, SMD Wurth Elektronik eiSos 744314024 1
RF RES, 1.0 ohm, 5%, 0.1W, 0603 Vishay-Dale CRCW06031R00JNEA 1
RC1 RES, 4.87k ohm, 1%, 0.1W, 0603 Vishay-Dale CRCW06034K87FKEA 1
RC2 RES, 210 ohm, 1%, 0.1W, 0603 Vishay-Dale CRCW0603210RFKEA 1
REN1, RFB1, RPGOOD RES, 10k ohm, 1%, 0.1W, 0603 Vishay-Dale CRCW060310K0FKEA 3
REN2 RES, 19.6k ohm, 1%, 0.1W, 0603 Vishay-Dale CRCW060319K6FKEA 1
RFB2 RES, 20.0k ohm, 1%, 0.1W, 0603 Vishay-Dale CRCW060320K0FKEA 1