SPRSP85 April   2024 TMS320F28P550SJ , TMS320F28P559SJ-Q1

ADVANCE INFORMATION  

  1.   1
  2. Features
  3. Applications
  4. Description
    1. 3.1 Functional Block Diagram
  5. Device Comparison
    1. 4.1 Related Products
  6. Pin Configuration and Functions
    1. 5.1 Pin Diagrams
    2. 5.2 Pin Attributes
    3. 5.3 Signal Descriptions
      1. 5.3.1 Analog Signals
      2. 5.3.2 Digital Signals
      3. 5.3.3 Power and Ground
      4. 5.3.4 Test, JTAG, and Reset
    4. 5.4 Pin Multiplexing
      1. 5.4.1 GPIO Muxed Pins
      2. 5.4.2 Digital Inputs on ADC Pins (AIOs)
      3. 5.4.3 Digital Inputs and Outputs on ADC Pins (AGPIOs)
      4. 5.4.4 GPIO Input X-BAR
      5. 5.4.5 GPIO Output X-BAR, CLB X-BAR, CLB Output X-BAR, and ePWM X-BAR
    5. 5.5 Pins With Internal Pullup and Pulldown
    6. 5.6 Connections for Unused Pins
  7. Specifications
    1. 6.1  Absolute Maximum Ratings
    2. 6.2  ESD Ratings – Commercial
    3. 6.3  ESD Ratings – Automotive
    4. 6.4  Recommended Operating Conditions
    5. 6.5  Power Consumption Summary
      1. 6.5.1 System Current Consumption - VREG Enable - Internal Supply
      2. 6.5.2 System Current Consumption - VREG Disable - External Supply
      3. 6.5.3 Operating Mode Test Description
      4. 6.5.4 Reducing Current Consumption
        1. 6.5.4.1 Typical Current Reduction per Disabled Peripheral
    6. 6.6  Electrical Characteristics
    7. 6.7  Thermal Resistance Characteristics for PDT Package
    8. 6.8  Thermal Resistance Characteristics for PZ Package
    9. 6.9  Thermal Resistance Characteristics for PNA Package
    10. 6.10 Thermal Resistance Characteristics for PM Package
    11. 6.11 Thermal Resistance Characteristics for RSH Package
    12. 6.12 Thermal Design Considerations
    13. 6.13 System
      1. 6.13.1  Power Management Module (PMM)
        1. 6.13.1.1 Introduction
        2. 6.13.1.2 Overview
          1. 6.13.1.2.1 Power Rail Monitors
            1. 6.13.1.2.1.1 I/O POR (Power-On Reset) Monitor
            2. 6.13.1.2.1.2 I/O BOR (Brown-Out Reset) Monitor
            3. 6.13.1.2.1.3 VDD POR (Power-On Reset) Monitor
          2. 6.13.1.2.2 External Supervisor Usage
          3. 6.13.1.2.3 Delay Blocks
          4. 6.13.1.2.4 Internal 1.2-V LDO Voltage Regulator (VREG)
          5. 6.13.1.2.5 VREGENZ
        3. 6.13.1.3 External Components
          1. 6.13.1.3.1 Decoupling Capacitors
            1. 6.13.1.3.1.1 VDDIO Decoupling
            2. 6.13.1.3.1.2 VDD Decoupling
        4. 6.13.1.4 Power Sequencing
          1. 6.13.1.4.1 Supply Pins Ganging
          2. 6.13.1.4.2 Signal Pins Power Sequence
          3. 6.13.1.4.3 Supply Pins Power Sequence
            1. 6.13.1.4.3.1 External VREG/VDD Mode Sequence
            2. 6.13.1.4.3.2 Internal VREG/VDD Mode Sequence
            3. 6.13.1.4.3.3 Supply Sequencing Summary and Effects of Violations
            4. 6.13.1.4.3.4 Supply Slew Rate
        5. 6.13.1.5 Power Management Module Electrical Data and Timing
          1. 6.13.1.5.1 Power Management Module Operating Conditions
          2. 6.13.1.5.2 Power Management Module Characteristics
      2. 6.13.2  Reset Timing
        1. 6.13.2.1 Reset Sources
        2. 6.13.2.2 Reset Electrical Data and Timing
          1. 6.13.2.2.1 Reset - XRSn - Timing Requirements
          2. 6.13.2.2.2 Reset - XRSn - Switching Characteristics
          3. 6.13.2.2.3 Reset Timing Diagrams
      3. 6.13.3  Clock Specifications
        1. 6.13.3.1 Clock Sources
        2. 6.13.3.2 Clock Frequencies, Requirements, and Characteristics
          1. 6.13.3.2.1 Input Clock Frequency and Timing Requirements, PLL Lock Times
            1. 6.13.3.2.1.1 Input Clock Frequency
            2. 6.13.3.2.1.2 XTAL Oscillator Characteristics
            3. 6.13.3.2.1.3 X1 Input Level Characteristics When Using an External Clock Source - Not a Crystal
            4. 6.13.3.2.1.4 X1 Timing Requirements
            5. 6.13.3.2.1.5 AUXCLKIN Timing Requirements
            6. 6.13.3.2.1.6 APLL Characteristics
            7. 6.13.3.2.1.7 XCLKOUT Switching Characteristics - PLL Bypassed or Enabled
            8. 6.13.3.2.1.8 Internal Clock Frequencies
        3. 6.13.3.3 Input Clocks and PLLs
        4. 6.13.3.4 XTAL Oscillator
          1. 6.13.3.4.1 Introduction
          2. 6.13.3.4.2 Overview
            1. 6.13.3.4.2.1 Electrical Oscillator
              1. 6.13.3.4.2.1.1 Modes of Operation
                1. 6.13.3.4.2.1.1.1 Crystal Mode of Operation
                2. 6.13.3.4.2.1.1.2 Single-Ended Mode of Operation
              2. 6.13.3.4.2.1.2 XTAL Output on XCLKOUT
            2. 6.13.3.4.2.2 Quartz Crystal
            3. 6.13.3.4.2.3 GPIO Modes of Operation
          3. 6.13.3.4.3 Functional Operation
            1. 6.13.3.4.3.1 ESR – Effective Series Resistance
            2. 6.13.3.4.3.2 Rneg – Negative Resistance
            3. 6.13.3.4.3.3 Start-up Time
              1. 6.13.3.4.3.3.1 X1/X2 Precondition
            4. 6.13.3.4.3.4 DL – Drive Level
          4. 6.13.3.4.4 How to Choose a Crystal
          5. 6.13.3.4.5 Testing
          6. 6.13.3.4.6 Common Problems and Debug Tips
          7. 6.13.3.4.7 Crystal Oscillator Specifications
            1. 6.13.3.4.7.1 Crystal Oscillator Electrical Characteristics
            2. 6.13.3.4.7.2 Crystal Equivalent Series Resistance (ESR) Requirements
            3. 6.13.3.4.7.3 Crystal Oscillator Parameters
            4. 6.13.3.4.7.4 Crystal Oscillator Electrical Characteristics
        5. 6.13.3.5 Internal Oscillators
          1. 6.13.3.5.1 INTOSC Characteristics
      4. 6.13.4  Flash Parameters
        1. 6.13.4.1 Flash Parameters 
      5. 6.13.5  RAM Specifications
      6. 6.13.6  ROM Specifications
      7. 6.13.7  Emulation/JTAG
        1. 6.13.7.1 JTAG Electrical Data and Timing
          1. 6.13.7.1.1 JTAG Timing Requirements
          2. 6.13.7.1.2 JTAG Switching Characteristics
          3. 6.13.7.1.3 JTAG Timing Diagram
        2. 6.13.7.2 cJTAG Electrical Data and Timing
          1. 6.13.7.2.1 cJTAG Timing Requirements
          2. 6.13.7.2.2 cJTAG Switching Characteristics
          3. 6.13.7.2.3 cJTAG Timing Diagram
      8. 6.13.8  GPIO Electrical Data and Timing
        1. 6.13.8.1 GPIO – Output Timing
          1. 6.13.8.1.1 General-Purpose Output Switching Characteristics
          2. 6.13.8.1.2 General-Purpose Output Timing Diagram
        2. 6.13.8.2 GPIO – Input Timing
          1. 6.13.8.2.1 General-Purpose Input Timing Requirements
          2. 6.13.8.2.2 Sampling Mode
        3. 6.13.8.3 Sampling Window Width for Input Signals
      9. 6.13.9  Interrupts
        1. 6.13.9.1 External Interrupt (XINT) Electrical Data and Timing
          1. 6.13.9.1.1 External Interrupt Timing Requirements
          2. 6.13.9.1.2 External Interrupt Switching Characteristics
          3. 6.13.9.1.3 External Interrupt Timing
      10. 6.13.10 Low-Power Modes
        1. 6.13.10.1 Clock-Gating Low-Power Modes
        2. 6.13.10.2 Low-Power Mode Wake-up Timing
          1. 6.13.10.2.1 IDLE Mode Timing Requirements
          2. 6.13.10.2.2 IDLE Mode Switching Characteristics
          3. 6.13.10.2.3 IDLE Entry and Exit Timing Diagram
          4. 6.13.10.2.4 STANDBY Mode Timing Requirements
          5. 6.13.10.2.5 STANDBY Mode Switching Characteristics
          6. 6.13.10.2.6 STANDBY Entry and Exit Timing Diagram
          7. 6.13.10.2.7 HALT Mode Timing Requirements
          8. 6.13.10.2.8 HALT Mode Switching Characteristics
          9. 6.13.10.2.9 HALT Entry and Exit Timing Diagram
    14. 6.14 Analog Peripherals
      1. 6.14.1 Block Diagram
      2. 6.14.2 Analog Pins and Internal Connections
      3. 6.14.3 Analog Signal Descriptions
      4. 6.14.4 Analog-to-Digital Converter (ADC)
        1. 6.14.4.1 ADC Configurability
          1. 6.14.4.1.1 Signal Mode
        2. 6.14.4.2 ADC Electrical Data and Timing
          1. 6.14.4.2.1 ADC Operating Conditions
          2. 6.14.4.2.2 ADC Characteristics
          3. 6.14.4.2.3 ADC INL and DNL
          4. 6.14.4.2.4 ADC Input Model
          5. 6.14.4.2.5 ADC Timing Diagrams
      5. 6.14.5 Temperature Sensor
        1. 6.14.5.1 Temperature Sensor Electrical Data and Timing
          1. 6.14.5.1.1 Temperature Sensor Characteristics
      6. 6.14.6 Comparator Subsystem (CMPSS)
        1. 6.14.6.1 CMPx_DACL
        2. 6.14.6.2 CMPSS Connectivity Diagram
        3. 6.14.6.3 Block Diagram
        4. 6.14.6.4 CMPSS Electrical Data and Timing
          1. 6.14.6.4.1 CMPSS Comparator Electrical Characteristics
          2.        CMPSS Comparator Input Referred Offset and Hysteresis
          3. 6.14.6.4.2 CMPSS DAC Static Electrical Characteristics
          4. 6.14.6.4.3 CMPSS Illustrative Graphs
          5. 6.14.6.4.4 Buffered Output from CMPx_DACL Operating Conditions
          6. 6.14.6.4.5 Buffered Output from CMPx_DACL Electrical Characteristics
      7. 6.14.7 Buffered Digital-to-Analog Converter (DAC)
        1. 6.14.7.1 Buffered DAC Electrical Data and Timing
          1. 6.14.7.1.1 Buffered DAC Operating Conditions
          2. 6.14.7.1.2 Buffered DAC Electrical Characteristics
      8. 6.14.8 Programmable Gain Amplifier (PGA)
        1. 6.14.8.1 PGA Electrical Data and Timing
          1. 6.14.8.1.1 PGA Operating Conditions
          2. 6.14.8.1.2 PGA Characteristics
    15. 6.15 Control Peripherals
      1. 6.15.1 Enhanced Pulse Width Modulator (ePWM)
        1. 6.15.1.1 Control Peripherals Synchronization
        2. 6.15.1.2 ePWM Electrical Data and Timing
          1. 6.15.1.2.1 ePWM Timing Requirements
          2. 6.15.1.2.2 ePWM Switching Characteristics
          3. 6.15.1.2.3 Trip-Zone Input Timing
            1. 6.15.1.2.3.1 Trip-Zone Input Timing Requirements
            2. 6.15.1.2.3.2 PWM Hi-Z Characteristics Timing Diagram
      2. 6.15.2 High-Resolution Pulse Width Modulator (HRPWM)
        1. 6.15.2.1 HRPWM Electrical Data and Timing
          1. 6.15.2.1.1 High-Resolution PWM Characteristics
      3. 6.15.3 External ADC Start-of-Conversion Electrical Data and Timing
        1. 6.15.3.1 External ADC Start-of-Conversion Switching Characteristics
        2. 6.15.3.2 ADCSOCAO or ADCSOCBO Timing Diagram
      4. 6.15.4 Enhanced Capture (eCAP)
        1. 6.15.4.1 eCAP Block Diagram
        2. 6.15.4.2 eCAP Synchronization
        3. 6.15.4.3 eCAP Electrical Data and Timing
          1. 6.15.4.3.1 eCAP Timing Requirements
          2. 6.15.4.3.2 eCAP Switching Characteristics
      5. 6.15.5 Enhanced Quadrature Encoder Pulse (eQEP)
        1. 6.15.5.1 eQEP Electrical Data and Timing
          1. 6.15.5.1.1 eQEP Timing Requirements
          2. 6.15.5.1.2 eQEP Switching Characteristics
    16. 6.16 Communications Peripherals
      1. 6.16.1 Modular Controller Area Network (MCAN)
      2. 6.16.2 Inter-Integrated Circuit (I2C)
        1. 6.16.2.1 I2C Electrical Data and Timing
          1. 6.16.2.1.1 I2C Timing Requirements
          2. 6.16.2.1.2 I2C Switching Characteristics
          3. 6.16.2.1.3 I2C Timing Diagram
      3. 6.16.3 Power Management Bus (PMBus) Interface
        1. 6.16.3.1 PMBus Electrical Data and Timing
          1. 6.16.3.1.1 PMBus Electrical Characteristics
          2. 6.16.3.1.2 PMBus Fast Plus Mode Switching Characteristics
          3. 6.16.3.1.3 PMBus Fast Mode Switching Characteristics
          4. 6.16.3.1.4 PMBus Standard Mode Switching Characteristics
      4. 6.16.4 Serial Communications Interface (SCI)
      5. 6.16.5 Serial Peripheral Interface (SPI)
        1. 6.16.5.1 SPI Controller Mode Timings
          1. 6.16.5.1.1 SPI Controller Mode Timing Requirements
          2. 6.16.5.1.2 SPI Controller Mode Switching Characteristics - Clock Phase 0
          3. 6.16.5.1.3 SPI Controller Mode Switching Characteristics - Clock Phase 1
          4. 6.16.5.1.4 SPI Controller Mode Timing Diagrams
        2. 6.16.5.2 SPI Peripheral Mode Timings
          1. 6.16.5.2.1 SPI Peripheral Mode Timing Requirements
          2. 6.16.5.2.2 SPI Peripheral Mode Switching Characteristics
          3. 6.16.5.2.3 SPI Peripheral Mode Timing Diagrams
      6. 6.16.6 Local Interconnect Network (LIN)
      7. 6.16.7 Fast Serial Interface (FSI)
        1. 6.16.7.1 FSI Transmitter
          1. 6.16.7.1.1 FSITX Electrical Data and Timing
            1. 6.16.7.1.1.1 FSITX Switching Characteristics
            2. 6.16.7.1.1.2 FSITX Timings
        2. 6.16.7.2 FSI Receiver
          1. 6.16.7.2.1 FSIRX Electrical Data and Timing
            1. 6.16.7.2.1.1 FSIRX Timing Requirements
            2. 6.16.7.2.1.2 FSIRX Switching Characteristics
            3. 6.16.7.2.1.3 FSIRX Timings
        3. 6.16.7.3 FSI SPI Compatibility Mode
          1. 6.16.7.3.1 FSITX SPI Signaling Mode Electrical Data and Timing
            1. 6.16.7.3.1.1 FSITX SPI Signaling Mode Switching Characteristics
            2. 6.16.7.3.1.2 FSITX SPI Signaling Mode Timings
      8. 6.16.8 Universal Serial Bus (USB)
        1. 6.16.8.1 USB Electrical Data and Timing
          1. 6.16.8.1.1 USB Input Ports DP and DM Timing Requirements
          2. 6.16.8.1.2 USB Output Ports DP and DM Switching Characteristics
  8. Detailed Description
    1. 7.1  Overview
    2. 7.2  Functional Block Diagram
    3. 7.3  Memory
      1. 7.3.1 Memory Map
        1. 7.3.1.1 Dedicated RAM (Mx RAM)
        2. 7.3.1.2 Local Shared RAM (LSx RAM)
        3. 7.3.1.3 Global Shared RAM (GSx RAM)
        4. 7.3.1.4 Message RAM
      2. 7.3.2 Control Law Accelerator (CLA) Memory Map
      3. 7.3.3 Flash Memory Map
        1. 7.3.3.1 Addresses of Flash Sectors
      4. 7.3.4 Peripheral Registers Memory Map
    4. 7.4  Identification
    5. 7.5  Bus Architecture – Peripheral Connectivity
    6. 7.6  C28x Processor
      1. 7.6.1 Floating-Point Unit (FPU)
      2. 7.6.2 Trigonometric Math Unit (TMU)
      3. 7.6.3 VCRC Unit
    7. 7.7  Control Law Accelerator (CLA)
    8. 7.8  Embedded Real-Time Analysis and Diagnostic (ERAD)
    9. 7.9  Direct Memory Access (DMA)
    10. 7.10 Device Boot Modes
      1. 7.10.1 Device Boot Configurations
        1. 7.10.1.1 Configuring Boot Mode Pins
        2. 7.10.1.2 Configuring Boot Mode Table Options
      2. 7.10.2 GPIO Assignments
    11. 7.11 Security
      1. 7.11.1 Securing the Boundary of the Chip
        1. 7.11.1.1 JTAGLOCK
        2. 7.11.1.2 Zero-pin Boot
      2. 7.11.2 Dual-Zone Security
      3. 7.11.3 Disclaimer
    12. 7.12 Watchdog
    13. 7.13 C28x Timers
    14. 7.14 Dual-Clock Comparator (DCC)
      1. 7.14.1 Features
      2. 7.14.2 Mapping of DCCx Clock Source Inputs
    15. 7.15 Configurable Logic Block (CLB)
  9. Applications, Implementation, and Layout
    1. 8.1 TI Reference Design
  10. Device and Documentation Support
    1. 9.1 Device Nomenclature
    2. 9.2 Markings
    3. 9.3 Tools and Software
    4. 9.4 Documentation Support
    5. 9.5 Support Resources
    6. 9.6 Trademarks
    7. 9.7 Electrostatic Discharge Caution
    8. 9.8 Glossary
  11. 10Revision History
  12. 11Mechanical, Packaging, and Orderable Information
    1.     TAPE AND REEL INFORMATION
    2.     TRAY

Package Options

Refer to the PDF data sheet for device specific package drawings

Mechanical Data (Package|Pins)
  • PNA|80
  • PM|64
  • RSH|56
  • PZ|100
  • PDT|128
Thermal pad, mechanical data (Package|Pins)
Orderable Information

Block Diagram

The following analog subsystem block diagrams show the connections between the different integrated analog modules to the device pins. These pins fall into two categories: analog module inputs/outputs and reference pins.

The reference pins, VREFHI and VREFLO, can be used to supply an external voltage reference to the associated ADCs. VREFHI can also be used to supply the voltage reference to buffered DAC. The choice of reference is configurable per module for each CMPSS or buffered DAC; the selection is made using the module's configuration registers.

Some analog pins support digital functionality through muxed AIOs and AGPIOs. AIOs only support digital input functionality, while AGPIOs support full digital input and output functionality.

The following notes apply to all packages:

  • Not all analog pins are available on all devices. See the device data manual to determine which pins are available.
  • See the device data manual to determine the allowable voltage range for VREFHI and VREFLO.
  • An external capacitor is required on the VREFHI pins. See the device data manual for the specific value required.

Figure 6-31 shows the Analog Subsystem Block Diagram for the 128-/80-pin TQFP, the 64-pin LQFP, and the 56-pin VQFN.

Figure 6-32 shows the Analog Subsystem Block Diagram for the 100-pin LQFP.

Figure 6-33 shows the general overview of the analog group connections.

The analog pins and internal connections are given in IntroductionReset Timing DiagramsIntroductionJTAG Timing DiagramcJTAG Timing DiagramHALT Entry and Exit Timing DiagramAnalog Pins and Internal ConnectionsAnalog Signal DescriptionsSPI Controller Mode Timing DiagramsSPI Peripheral Mode Timing DiagramsFSITX TimingsFSIRX TimingsFSITX SPI Signaling Mode Timings. IntroductionReset Timing DiagramsIntroductionJTAG Timing DiagramcJTAG Timing DiagramHALT Entry and Exit Timing DiagramAnalog Pins and Internal ConnectionsAnalog Signal DescriptionsSPI Controller Mode Timing DiagramsSPI Peripheral Mode Timing DiagramsFSITX TimingsFSIRX TimingsFSITX SPI Signaling Mode Timings lists descriptions of analog signals.

GUID-20230419-SS0I-CSHF-M4QK-LJWDZQ3CVMHK-low.svg Figure 6-31 Analog Subsystem Block Diagram (128-/80-/64-/56-Pin Packages)
GUID-20230418-SS0I-4JSF-KGKH-0SW14NT8GDRJ-low.svg Figure 6-32 Analog Subsystem Block Diagram (100-Pin Package)
GUID-20230418-SS0I-XK5X-JGZP-RQFJTQXGDXXD-low.svg Figure 6-33 Analog Group Connections

Input connections to the CMPSS modules are selectable through a programmable input mux. Figure 6-33 demonstrates the connection between the input MUX of CMPSS modules, PGA modules, and ADC modules. Table 6-12 shows the mapping of ADC input signals and PGA input and output signals to CMPSS mux inputs.

  • To configure the CMPx_HP input mux for CMPSSx, write to the CMPxHPMXSEL field in the CMPHPMXSEL analog subsystem register.
  • To configure the CMPx_HN input mux for CMPSSx, write to the CMPxHNMXSEL field in the CMPHNMXSEL analog subsystem register.
  • To configure the CMPx_LP input mux for CMPSSx, write to the CMPxLPMXSEL field in the CMPLPMXSEL analog subsystem register.
  • To configure the CMPx_LN input mux for CMPSSx, write to the CMPxLNMXSEL field in the CMPLNMXSEL analog subsystem register.
Table 6-12 CMPSS Input Mux Options
CMPSSx Input MUX CMP1 CMP2 CMP3 CMP4
HP0 A2, B6, C9, PGA1_INP A4, B8 B2,C6, E12 B4, C8
HP1 A11, B10, C0, PGA2_OUT A12 B12, C2, PGA2_INM A7, C3, D12, B30, E30,
HP2 A6, D14, E14(3) A9 A0, B15, C15, DACA_OUT C1, E11, PGA3_INP
HP3 A15(2) A10, B1, C10 B3, PGA2_INP C14
B0, C11(1)
HP4 A1, B7, D11, DACB_OUT A14, B14, C4, PGA1_OUT A8
B0, C11(2)
HP5 B5, D15, E15(4) A5(1) A3 B11, D16, E16(4)
HP6 PGA1_OUT_INT PGA3_OUT_INT PGA2_OUT_INT
HP7 TEMP SENSOR
HN0 A15(2) A10, B1, C10 B3, PGA2_INP C14
HN1 A11, B10, C0, PGA2_OUT A12 B12, C2, PGA2_INM A7, B30, C3, D12, E30
LP0 A2, B6, C9, PGA1_INP A4, B8 B2, C6, E12 B4, C8
LP1 A11, B10, C0, PGA2_OUT A12 B12, C2, PGA2_INM A7, B30, C3, D12, E30
LP2 A6, D14, E14(3) A9 A0, B15, C15, DACA_OUT C1, E11, PGA3_INP
LP3 A15(2) A10, B1, C10 B3, PGA2_INP C14
B0, C11(1)
LP4 A1, B7, D11, DACB_OUT A14, B14, C4, PGA1_OUT A8
B0, C11(2)
LP5 B5, D15, E15(4) A5(1) A3 B11, D16, E16(4)
LP6 PGA1_OUT_INT PGA3_OUT_INT PGA2_OUT_INT
LN0 A15 A10, B1, C10 B3, PGA2_INP C14
LN1 A11, B10, C0, PGA2_OUT A12 B12, C2, PGA2_INM A7, C3, D12, B30,E30
These MUX options are available only on 100 QFP package.
This MUX option is available only on 56 QFN, 64 QFP, 80 QFP, and 128 QFP packages.
This MUX option is available only on 64 QFP, 80 QFP, 100 QFP, and 128 QFP packages.
This MUX option is available only on 100 QFP and 128 QFP packages.