SPRSP85A April 2024 – September 2024 TMS320F28P550SJ , TMS320F28P559SJ-Q1
PRODMIX
Refer to the PDF data sheet for device specific package drawings
NO. | PARAMETER(1) | MIN | MAX | UNIT | |
---|---|---|---|---|---|
1 | tc(TXCLK) | Cycle time, TXCLK | 16.67 | ns | |
1 | tc(TXCLK) | Cycle time, TXCLK(when any FSI signal is used on pins muxed with PMBUS - GPIO2, 3, 9, or 32) | 26.67 | ns | |
2 | tw(TXCLK) | Pulse width, TXCLK low or TXCLK high | (0.5tc(TXCLK)) – 1 | (0.5tc(TXCLK)) + 1 | ns |
3 | td(TXCLK–TXD) | Delay time, TXCLK rising or falling toTXD valid | (0.25tc(TXCLK)) – 2 | (0.25tc(TXCLK)) + 2 | ns |
3 | td(TXCLK–TXD) | Delay time, TXCLK rising or falling toTXD valid(when used on pin muxed with PMBUS - GPIO2, 3, 9, or 32) | (0.25tc(TXCLK)) – 2 | (0.25tc(TXCLK)) + 2.5 | ns |
4 | td(TXCLK) | TXCLK delay compensation at TX_DLYLINE_CTRL[TXCLK_DLY]=31 | 9.4 | 30 | ns |
5 | td(TXD0) | TXD0 delay compensation at TX_DLYLINE_CTRL[TXD0_DLY]=31 | 9.4 | 30 | ns |
6 | td(TXD1) | TXD1 delay compensation at TX_DLYLINE_CTRL[TXD1_DLY]=31 | 9.4 | 30 | ns |
7 | td(DELAY_ELEMENT) | Incremental delay of each delay line element for TXCLK, TXD0, and TXD1 | 0.29 | 1 | ns |