10 Revision History
Changes from Revision B (December 2022) to Revision C (April 2024)
- RESET_N Pin State in IEEE PWDN corrected from PD to
PUGo
- Added Junction Temperature SpecGo
- Magic Packet Detection Registers Table addedGo
- Added BIST Configuration exampleGo
- More detailed steps to enable MII mode of operation
addedGo
- Extended Register Space section formatted more
clearlyGo
- Corrected typo 100Base-T to 100Base-TXGo
- Corrected table functionsGo
- Added IPG Control Registers (0x7B-0x7C), SFD Registers (0xE9, 0x55),
PRBS Config Registers (0x71, 0x72, 0x1A8, 0x1A9), CLKOUT Config Reg (0xC6,
needed before writing to 0x170), and WoL Registers
(0x134-0x15F)Go
- Added RC ground isolation circuit to Magnetics connection
figureGo
- Removed mention of SUPPLYMODE_SEL, pin 23, which doesn't exist on
this partGo
- Removed line mentioning SUPPLYMODE_SEL, does not exist on this
device.Go
Changes from Revision A (September 2018) to Revision B (December 2022)
- ファイバへの準拠を現行仕様に変更Go
- ドキュメント全体にわたって表、図、相互参照の採番方法を更新Go
- Deleted leading 0 from all register, read, and write statements Go
- Deleted 1000Base-X fiber application clarification, bug has been fixed Go
- Changed bridge mode image and description to clarify TX and RX pin behaviorGo
- Changed description of Media Converter mode to support Unmanaged Media Converter mode in response to bug fix Go
- Changed register read and writes to correct values with comments Go
- Changed number of PHYs and size of PHY address to correct valuesGo
- Added clarification for Auto-Negotiation setting.Go
- Changed strapping modes in the figure and description to correct
valuesGo
- Changed Table 8-1 to
clarify Frequency Tolerance Go
- Changed to Table 8-2clarify Frequency Tolerance Go
- Changed the two-supply config figure to the correct number of pins for VDDIO and VDD1P1, also changed the pin name from VDDA1P1 to VDD1P1Go
- Changed the three-supply config figure to the correct number of pins
for VDDIO and VDD1P1, also changed the pin name from VDDA1P1 to
VDD1P1Go