Startseite Schnittstelle PCIe-, SAS- und SATA-ICs

Integrierter Packet-Switch für PCI Express® (PCIe), 1:3, 4 Anschlüsse, 4 Lanes

Produktdetails

Type Packet switch Protocols PCIe Applications PCIe Number of channels 4 Speed (max) (Gbps) 2.5 Supply voltage (V) 1.5, 3.3 Rating Catalog Operating temperature range (°C) -40 to 85
Type Packet switch Protocols PCIe Applications PCIe Number of channels 4 Speed (max) (Gbps) 2.5 Supply voltage (V) 1.5, 3.3 Rating Catalog Operating temperature range (°C) -40 to 85
NFBGA (NMH) 196 225 mm² 15 x 15
  • PCI Express Base Specification, Revision 1.1
  • PCI Express Card Electromechanical Specification, Revision 1.1
  • PCI-to-PCI Bridge Architecture Specification, Revision 1.1
  • PCI Bus Power Management Interface Specification, Revision 1.2
  • PCI Express Fanout Switch With One ×1 Upstream Port and
    Three ×1 Downstream Ports
  • Packet Transmission Starts While Reception Still in Progress (Cut-Through)
  • 256-Byte Maximum Data Payload Size
  • Peer-to-Peer Support
  • Wake Event and Beacon Support
  • Support for D1, D2, D3hot, and D3cold
  • Active State Power Management (ASPM) Using Both L0s and L1
  • Low-Power PCI Express Transmitter Mode
  • Integrated AUX Power Switch Drains VAUX Power Only When Main Power Is Off
  • Integrated PCI Hot Plug Support
  • Integrated REFCLK Buffers for Switch Downstream Ports
  • 3.3-V Multifunction I/O Pins for PCI Hot Plug Status and Control
    or General Purpose I/Os
  • Optional Serial EEPROM for System-Specific Configuration Register
    Initialization

PCI Express, PCI Hot Plug are trademarks of others.

  • PCI Express Base Specification, Revision 1.1
  • PCI Express Card Electromechanical Specification, Revision 1.1
  • PCI-to-PCI Bridge Architecture Specification, Revision 1.1
  • PCI Bus Power Management Interface Specification, Revision 1.2
  • PCI Express Fanout Switch With One ×1 Upstream Port and
    Three ×1 Downstream Ports
  • Packet Transmission Starts While Reception Still in Progress (Cut-Through)
  • 256-Byte Maximum Data Payload Size
  • Peer-to-Peer Support
  • Wake Event and Beacon Support
  • Support for D1, D2, D3hot, and D3cold
  • Active State Power Management (ASPM) Using Both L0s and L1
  • Low-Power PCI Express Transmitter Mode
  • Integrated AUX Power Switch Drains VAUX Power Only When Main Power Is Off
  • Integrated PCI Hot Plug Support
  • Integrated REFCLK Buffers for Switch Downstream Ports
  • 3.3-V Multifunction I/O Pins for PCI Hot Plug Status and Control
    or General Purpose I/Os
  • Optional Serial EEPROM for System-Specific Configuration Register
    Initialization

PCI Express, PCI Hot Plug are trademarks of others.

The Texas Instruments XIO3130 switch is a PCI Express ×1 3-port fanout switch. The XIO3130 provides a single ×1 upstream port supporting full 250-MB/s packet throughput in each direction simultaneously. Three independently configurable ×1 downstream ports are provided that also support full 250-MB/s packet throughput in each direction simultaneously.

A cut-through architecture is implemented to reduce the latency associated with packets moving through the PCI Express fabric. As soon as the address or routing information is decoded within the header of a packet entering an ingress port, the packet is directed to the egress port for forwarding. Packet poisoning using the EDB framing signal is supported in circumstances where packet errors are detected after the transmission of the egress packet begins.

The downstream ports may be configured to support PCI Hot Plug slot implementations. In this scenario, the system designer may decide to use the integrated PCI Hot Plug-compliant controller. This feature is available through the classic PCI configuration space under the PCI Express Capability Structure. When enabled, the downstream ports provide the PCI Hot Plug standard mechanism to apply and remove power to the slot or socket.

Power-management features include Active State Power Management, PME mechanisms, the Beacon/Wake protocol, and all conventional PCI D-states. When ASPM is enabled, each link automatically saves power when idle using the L0s and L1 states. PME messages are supported along with the PME_Turn_Off/PME_TO_Ack protocol.

When enabled, the upstream port supports Beacon transmission as well as the WAKE side band signal to wake the system as the result of a PCI Hot Plug event. Furthermore, the downstream ports may be configured to detect Beacon from downstream devices and forward this upstream. The switch also supports the translation and forwarding of WAKE from a downstream device into Beacon on the upstream port for cabled implementations.

The Texas Instruments XIO3130 switch is a PCI Express ×1 3-port fanout switch. The XIO3130 provides a single ×1 upstream port supporting full 250-MB/s packet throughput in each direction simultaneously. Three independently configurable ×1 downstream ports are provided that also support full 250-MB/s packet throughput in each direction simultaneously.

A cut-through architecture is implemented to reduce the latency associated with packets moving through the PCI Express fabric. As soon as the address or routing information is decoded within the header of a packet entering an ingress port, the packet is directed to the egress port for forwarding. Packet poisoning using the EDB framing signal is supported in circumstances where packet errors are detected after the transmission of the egress packet begins.

The downstream ports may be configured to support PCI Hot Plug slot implementations. In this scenario, the system designer may decide to use the integrated PCI Hot Plug-compliant controller. This feature is available through the classic PCI configuration space under the PCI Express Capability Structure. When enabled, the downstream ports provide the PCI Hot Plug standard mechanism to apply and remove power to the slot or socket.

Power-management features include Active State Power Management, PME mechanisms, the Beacon/Wake protocol, and all conventional PCI D-states. When ASPM is enabled, each link automatically saves power when idle using the L0s and L1 states. PME messages are supported along with the PME_Turn_Off/PME_TO_Ack protocol.

When enabled, the upstream port supports Beacon transmission as well as the WAKE side band signal to wake the system as the result of a PCI Hot Plug event. Furthermore, the downstream ports may be configured to detect Beacon from downstream devices and forward this upstream. The switch also supports the translation and forwarding of WAKE from a downstream device into Beacon on the upstream port for cabled implementations.

Herunterladen Video mit Transkript ansehen Video

Technische Dokumentation

star =Von TI ausgewählte Top-Empfehlungen für dieses Produkt
Keine Ergebnisse gefunden. Bitte geben Sie einen anderen Begriff ein und versuchen Sie es erneut.
Alle anzeigen 5
Typ Titel Datum
* Data sheet XIO3130 Data Manual datasheet (Rev. F) 18 Jan 2010
* Errata PCI Express Packet Switch Silicon Errata List (Rev. A) 14 Mai 2013
* User guide HSSC MicroStar BGA Discontinued and Redesigned 08 Mai 2022
Application note XIO3130 Implementation Guide (Rev. A) 03 Mai 2012
Product overview PCI Express Switch XIO3130 Quick Reference Card (Rev. B) 16 Mai 2008

Design und Entwicklung

Weitere Bedingungen oder erforderliche Ressourcen enthält gegebenenfalls die Detailseite, die Sie durch Klicken auf einen der unten stehenden Titel erreichen.

Evaluierungsplatine

XIO3130EVM — XIO3130EVM-Evaluierungsmodul

The Texas Instruments XIO3130 EVM is a functional implementation of a four-port PCIe-to-PCIe switch. The XIO3130 EVM was designed to allow validation of three separate functional modes. In normal mode the EVM is configures as a generic PCI Express switch. In Hot Plug modedownstream ports 1 and 2 (...)

Benutzerhandbuch: PDF
Simulationsmodell

XIO3130 IBIS Model

SLLM264.ZIP (72 KB) - IBIS Model
Simulationstool

PSPICE-FOR-TI — PSpice® für TI Design-und Simulationstool

PSpice® für TI ist eine Design- und Simulationsumgebung, welche Sie dabei unterstützt, die Funktionalität analoger Schaltungen zu evaluieren. Diese voll ausgestattete Design- und Simulationssuite verwendet eine analoge Analyse-Engine von Cadence®. PSpice für TI ist kostenlos erhältlich und (...)
Simulationstool

TINA-TI — SPICE-basiertes analoges Simulationsprogramm

TINA-TI provides all the conventional DC, transient and frequency domain analysis of SPICE and much more. TINA has extensive post-processing capability that allows you to format results the way you want them. Virtual instruments allow you to select input waveforms and probe circuit nodes voltages (...)
Benutzerhandbuch: PDF
Gehäuse Pins Herunterladen
NFBGA (NMH) 196 Optionen anzeigen

Bestellen & Qualität

Beinhaltete Information:
  • RoHS
  • REACH
  • Bausteinkennzeichnung
  • Blei-Finish/Ball-Material
  • MSL-Rating / Spitzenrückfluss
  • MTBF-/FIT-Schätzungen
  • Materialinhalt
  • Qualifikationszusammenfassung
  • Kontinuierliches Zuverlässigkeitsmonitoring
Beinhaltete Information:
  • Werksstandort
  • Montagestandort

Support und Schulungen

TI E2E™-Foren mit technischem Support von TI-Ingenieuren

Inhalte werden ohne Gewähr von TI und der Community bereitgestellt. Sie stellen keine Spezifikationen von TI dar. Siehe Nutzungsbedingungen.

Bei Fragen zu den Themen Qualität, Gehäuse oder Bestellung von TI-Produkten siehe TI-Support. ​​​​​​​​​​​​​​

Videos