SBASAL3B September 2024 – June 2025 ADC3668 , ADC3669
PRODUCTION DATA
Parallel LVDS is used in decimation bypass mode. All 16 bit of channel A are transmitted on the rising edge of DCLK while the 16 bit of channel B are transmitted on the falling edge of DCLK as shown in Figure 8-56.
The output data of ChA/ChB on lanes DOUT0/1/2 can be replaced with: