SBASAP6 February 2025 ADC3683-EP , ADC3683-SEP
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
Applications operating with low input frequencies (such as DC to 20MHz) typically are less sensitive to performance degradation due to clock jitter. The internal ADC aperture jitter improves with faster rise and fall times (that is, square wave vs sine wave). Table 8-4 provides an overview of the estimated SNR performance of the ADC3683-xEP based on different amounts of jitter of the external clock source. The SNR is estimated based on ADC3683-xEP thermal noise of 84.2dBFS and input signal at −1dBFS.
Termination of the clock input should be considered for long clock traces.
| INPUT FREQUENCY | TJ,EXT = 100fs | TJ,EXT = 250fs | TJ,EXT = 500fs | TJ,EXT = 1ps |
|---|---|---|---|---|
| 5 MHz | 84.2 | 84.1 | 83.9 | 83.4 |
| 10 MHz | 84.0 | 83.9 | 83.3 | 81.5 |
| 20 MHz | 83.6 | 83.0 | 81.3 | 77.8 |