SBASAP6 February 2025 ADC3683-EP , ADC3683-SEP
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
After power-up, the internal registers must be initialized to the default values through a hardware reset by applying a high pulse on the RESET pin, as shown in Figure 8-6.
| MIN | TYP | MAX | UNIT | ||
|---|---|---|---|---|---|
| t1 | Power-on delay: delay from power up to logic level of REFBUF/CTRL pin | 2 | ms | ||
| t2 | Delay from REFBUF/CTRL pin logic level to RESET rising edge | 100 | ns | ||
| t3 | RESET pulse width | 1 | us | ||
| t4 | Delay from RESET disable to SEN active | ~ 200000 | clock cycles | ||