SBASAQ6A July 2024 – November 2024 ADS9810 , ADS9811 , ADS9813
PRODUCTION DATA
| MIN | MAX | UNIT | |||
|---|---|---|---|---|---|
| CONVERSION CYCLE | |||||
| fSMPL_CLK | Sampling frequency | ADS9813 | 3.9 | 8.1 | MHz |
| fSMPL_CLK | Sampling frequency | ADS9811 and ADS9810 | 3.9 | 4.1 | MHz |
| tSMPL_CLK | Sampling time interval | 1 / fSMPL_CLK | ns | ||
| tPL_SMPL_CLK | SMPL_CLK low time | 0.45 tSMPL_CLK | 0.55 tSMPL_CLK | ns | |
| tPH_SMPL_CLK | SMPL_CLK high time | 0.45 tSMPL_CLK | 0.55 tSMPL_CLK | ns | |
| SPI INTERFACE TIMINGS (CONFIGURATION INTERFACE) | |||||
| fSCLK | Maximum SCLK frequency | 20 | MHz | ||
| tPH_CK | SCLK high time | 0.48 | 0.52 | tCLK | |
| tPL_CK | SCLK low time | 0.48 | 0.52 | tCLK | |
| thi_CS | Pulse duration: CS high | 220 | ns | ||
| td_CSCK | Delay time: CS falling to the first SCLK capture edge | 20 | ns | ||
| tsu_CKDI | Setup time: SDI data valid to the SCLK rising edge | 10 | ns | ||
| tht_CKDI | Hold time: SCLK rising edge to data valid on SDI | 5 | ns | ||
| tD_CKCS | Delay time: last SCLK falling to CS rising | 5 | ns | ||
| CMOS DATA INTERFACE | |||||
| tsu_SS | Setup time: SMPL_SYNC rising edge to SMPL_CLK falling edge | 10 | ns | ||
| tht_SS | Hold time: SMPL_CLK falling edge to SMPL_SYNC high | 10 | ns | ||