SBASAQ6A July 2024 – November 2024 ADS9810 , ADS9811 , ADS9813
PRODUCTION DATA
| PARAMETER | TEST CONDITIONS | MIN | MAX | UNIT | |
|---|---|---|---|---|---|
| RESET | |||||
| tPU | Power-up time for device | 30 | ms | ||
| SPI INTERFACE TIMINGS (Configuration Interface) | |||||
| tden_CKDO | Delay time: 8th SCLK rising edge to data enable | 22 | ns | ||
| tdz_CKDO | Delay time: 24th SCLK rising edge to SDO going Hi-Z | 50 | ns | ||
| td_CKDO | Delay time: SCLK falling edge to corresponding data valid on SDO | 16 | ns | ||
| tht_CKDO | Delay time: SCLK falling edge to previous data valid on SDO | 2 | ns | ||
| CMOS DATA INTERFACE | |||||
| tDCLK | Data clock output | DDR mode | 10 | ns | |
| SDR mode | 20 | ||||
| Clock duty cycle | 45 | 55 | % | ||
| toff_DCLKDO_r | Time offset: DCLK rising to corresponding data valid | DDR mode | tDCLK / 4 – 1.5 | tDCLK / 4 + 1.5 | ns |
| toff_DCLKDO_f | Time offset: DCLK falling to corresponding data valid | DDR mode | tDCLK / 4 – 1.5 | tDCLK / 4 + 1.5 | ns |
| td_DCLKDO | Time delay: DCLK rising to corresponding data valid | SDR mode | –1 | 1 | ns |
| td_SYNC_FCLK | Time delay: SMPL_CLK falling edge with SYNC signal to corresponding FCLKOUT rising edge | 3 | 4 | tSMPL_CLK | |