SPRSP74E October 2022 – August 2025 AM2631 , AM2631-Q1 , AM2632 , AM2632-Q1 , AM2634 , AM2634-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|---|---|---|---|---|---|
| VREFHI | 1.71 | 1.8 | 1.89 | V | |
| Input Conversion Range (Vin+, Vin-) | Must be < VDDA33 | 0 | 32/18 × VREFHI | V | |
| Power-up time | 500 | µs | |||
| Gain error | –5 | ±3 | 5 | LSBs | |
| Offset error | –4 | ±2 | 4 | LSBs | |
| Channel-to-channel gain error | ±4 | LSBs | |||
| Channel-to-channel offset error | ±2 | LSBs | |||
| ADC-to-ADC gain error | Same reference group | ±4 | LSBs | ||
| ADC-to-ADC offset error | Same reference group | ±2 | LSBs | ||
| DNL | Controlled environment to minimize input noise | –1 | ±0.5 | 1 | LSBs |
| INL | Controlled environment to minimize input noise | –2 | ±1.0 | 2 | LSBs |
| SNR | Controlled environment to minimize input noise | 68 | dB | ||
| ENOB (Synchronous Operation) | 11 | bits | |||
| ENOB (Asynchronous Operation) | 9.7 | bits | |||
| ADC-to-ADC isolation | Synchronous operation | –10 | 10 | LSBs | |
| VREFHI input current | 400 | µA | |||
| Conversion time | 250 | ns | |||
| Input Leakage | 0.1 | 5 | µA | ||
| Power supply (VDDA33) | 3.13 | 3.3 | 3.46 | V | |
| Power supply (VDDA18) | 1.71 | 1.8 | 1.89 | V | |
| Power Consumption (VDDA33) | 200 | µA | |||
| Power Consumption (VDDA18) | 700 | µA | |||
| Maximum ADCCLK frequency | With 50% duty cycle. Minimum pulse width must be maintained at 7.5ns | 50 | 66.667 | MHz | |
| Sample time | 75 | ns |