DLPS167A March 2024 – September 2024 DLPC964
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
Table 7-10 lists the routing constraints that should be considered for other timing critical signals.
| SIGNAL | CONSTRAINTS |
|---|---|
| FLASH_CSZ, FLASH_MISO, | Matched within 18ps of one another. |
| FLASH_CCLK, FLASH_MOSI | |
| DMD_LS_CLK_P, | Intrapair (P-to-N) matched within 2ps. Differential pairs matched within 4ps of one another. DMD_LS_RDATA_{A,B,C,D} matched within 1ns of DMD_LS_CLK_{P,N}. |
| DMD_LS_CLK_N | |
| DMD_LS_WDATA_P, | |
| DMD_LS_WDATA_N, | |
| DMD_LS_RDATA_{A,B,C,D} | |
| GTTX_CH{0,1,2,3}_REFCLK_P, | Intrapair (P-to-N) matched within 2ps. Differential pairs matched within 18ps of one another. |
| GTTX_CH{0,1,2,3}_REFCLK_N, | |
| GTRX_CH{0,1,2,3}_REFCLK_P, | |
| GTRX_CH{0,1,2,3}_REFCLK_N | |
| REFCLK_UI_P, | |
| REFCLK_UI_N | |
| MGT_REFCLK_P, | |
| MGT_REFCLK_N |