SPRS976E November 2016 – May 2018 DM505
PRODUCTION DATA.
Table 7-14 shows the supported LPDDR2 device configurations which are compatible with this interface.
| NO. | PARAMETER | CONDITION | MIN | MAX | UNIT |
|---|---|---|---|---|---|
| 1 | JEDEC LPDDR2 device speed grade | tc(DDR_CK) and tc(DDR_NCK) | LPDDR2-667 | ||
| 2 | JEDEC LPDDR2 device bit width | x16 | x32 | Bits | |
| 3 | JEDEC LPDDR2 device count | 1 | 1 | Devices |