SNLS647I December 2019 – August 2025 DP83826E , DP83826I
PRODUCTION DATA
This section describes the hardware bootstraps available for some options for DP83826's Enhanced Mode. If no strap resistors are implemented, the default value is Odd Nibble Enabled, MII mode, FLD disabled. '0' corresponds to Mode 0 while '1' corresponds to Mode 1.
FLD feature only supported when DP83826 is configured for MII MAC interface. MII is selected when either Strap1 = '0' or when Strap1 = '1' and Strap8 = '0'.
RX_D0, RX_D1, RX_DV, RX_ER, LED0, CRS/LED3, COL/LED2 strapping is independent of this flowchart.
| PIN NAME | STRAP NAME | PIN NO. | DEFAULT |
|---|---|---|---|
| CLKOUT/LED1 | Strap1(Latched at POR only. HW reset does not re-latch this strap) | 31 | 1 |
| RX_D2 | Strap8 | 14 | 0 |
| RX_D3 | Strap7 | 13 | 0 |
| TX_CLK | Strap5 | 22 | 0 |
| RX_D3 | Strap7 | 13 | 0 |
| RX_D1 | Strap9 | 15 | 0 |
| RX_D0 | Strap0 | 16 | 0 |
| RX_DV | Strap10 | 18 | 0 |
| RX_ER | Strap6(Latched at POR only. HW reset does not re-latch this strap) | 20 | 0 |
| LED0 | Strap2 | 30 | 0 |
| CRS/LED3 | Strap3 | 29 | 0 |
| COL/LED2 | Strap4 | 28 | 0 |
| PIN NAME | STRAP NAME | PIN NO. | DEFAULT | Mode | Function |
|---|---|---|---|---|---|
| RX_D1 | Strap9 | 15 | 0 | 0 | auto MDIX enable |
| 1 | auto MDIX disable | ||||
| RX_D0 | Strap0 | 16 |
0 |
0 | auto-negotiation enable |
| 1 | auto-negotiation disable. Force mode 100M enabled | ||||
| RX_DV | Strap10 | 18 | 0 | 0 | MDIX (applicable only when auto-MDIX is disabled) |
| 1 | MDI (applicable only when auto-MDIX is disabled) |
| PIN NAME | STRAP NAME | PIN NO. | DEFAULT | Mode | Function |
|---|---|---|---|---|---|
| RX_ER | Strap6 (Latched at POR only. HW reset does not re-latch this strap) | 20 | 0 | 0 | CLKOUT 25MHz on Pin 31 |
| 1 | LED1 on Pin 31 |
| PIN NAME | STRAP NAME | PIN NO. | DEFAULT | Mode | Function |
|---|---|---|---|---|---|
| LED0 | Strap2 | 30 | 0 | PHY_ADD0 | |
| 0 | 0 | ||||
| 1 | 1 | ||||
| CRS/LED3 | Strap3 | 29 | 0 | PHY_ADD1 | |
| 0 | 0 | ||||
| 1 | 1 | ||||
| COL/LED2 | Strap4 | 28 | 0 | PHY_ADD2 | |
| 0 | 0 | ||||
| 1 | 1 |