SNAS771B June 2018 – December 2025 LMK05318
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
The APLL1 fractional N divider includes a 12b integer portion (INT), a 40b numerator portion (NUM), a fixed 40b denominator portion (DEN), and a sigma-delta modulator. The INT and NUM are programmable, while the denominator is fixed to 240 for the very high-frequency resolution on the VCO1 clock. The total APLL1N divider value is: N = INT + NUM / 240.
In APLL free-run mode, the PFD frequency and total N divider for APLL1 determine the VCO1 frequency, which can be computed by Equation 2.