SNAS771B June 2018 – December 2025 LMK05318
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
Figure 7-30 shows the device power-on reset (POR) configuration sequence. POR occurs when the PDN pin is deasserted and reaches a logic high state.
At POR, the HW_SW_CTRL input pin selects the device start-up mode that determines the memory page used to initialize the registers, the serial interface, and the logic pin functions. Refer to HW_SW_CTRL Pin Functionalities for more details.
After the start-up mode is selected, the configuration from the internal EEPROM is loaded into the register space. The load from EEPROM occurs automatically and each time at start-up. Refer to Using the EEPROM for more details.
After POR, the serial control interface of choice (I2C or SPI) is enabled for register access to monitor the device status and control (or reconfigure) the device if needed. The register map configurations are the same for I2C and SPI.