SPRS584Q April 2009 – January 2024 TMS320F28030 , TMS320F28030-Q1 , TMS320F28031 , TMS320F28031-Q1 , TMS320F28032 , TMS320F28032-Q1 , TMS320F28033 , TMS320F28033-Q1 , TMS320F28034 , TMS320F28034-Q1 , TMS320F28035 , TMS320F28035-Q1
PRODUCTION DATA
| NO. | PARAMETER(1)(2)(3)(4)(5) | BRR EVEN | BRR ODD | UNIT | |||
|---|---|---|---|---|---|---|---|
| MIN | MAX | MIN | MAX | ||||
| 1 | tc(SPC)M | Cycle time, SPICLK | 4tc(LSPCLK) | 128tc(LSPCLK) | 5tc(LSPCLK) | 127tc(LSPCLK) | ns |
| 2 | tw(SPC1)M | Pulse duration, SPICLK first pulse | 0.5tc(SPC)M – 10 | 0.5tc(SPC)M + 10 | 0.5tc(SPC)M + 0.5tc(LSPCLK) – 10 | 0.5tc(SPC)M + 0.5tc(LSPCLK) + 10 |
ns |
| 3 | tw(SPC2)M | Pulse duration, SPICLK second pulse | 0.5tc(SPC)M – 10 | 0.5tc(SPC)M + 10 | 0.5tc(SPC)M – 0.5tc(LSPCLK) – 10 | 0.5tc(SPC)M – 0.5tc(LSPCLK) + 10 |
ns |
| 4 | td(SIMO)M | Delay time, SPICLK to SPISIMO valid | 10 | 10 | ns | ||
| 5 | tv(SIMO)M | Valid time, SPISIMO valid after SPICLK | 0.5tc(SPC)M – 10 | 0.5tc(SPC)M – 0.5tc(LSPCLK) – 10 | ns | ||
| 8 | tsu(SOMI)M | Setup time, SPISOMI before SPICLK | 26 | 26 | ns | ||
| 9 | th(SOMI)M | Hold time, SPISOMI valid after SPICLK | 0 | 0 | ns | ||
| 23 | td(SPC)M | Delay time, SPISTE active to SPICLK | 1.5tc(SPC)M – 3tc(SYSCLK) – 10 |
1.5tc(SPC)M – 3tc(SYSCLK) – 10 |
ns | ||
| 24 | td(STE)M | Delay time, SPICLK to SPISTE inactive | 0.5tc(SPC)M – 10 | 0.5tc(SPC)M – 0.5tc(LSPCLK) – 10 | ns | ||
Figure 7-29 SPI Master
Mode External Timing (Clock Phase = 0)