SPRUIW7A October   2020  – February 2022

 

  1.   Trademarks
  2. 1Introduction
    1. 1.1 Key Features
    2. 1.2 Thermal Compliance
    3. 1.3 REACH Compliance
    4. 1.4 Electrostatic Discharge (ESD) Compliance
  3. 2J7200 EVM Overview
    1. 2.1 J7200 EVM Board Identification
    2. 2.2 J7200 SOM Component Identification
    3. 2.3 Jacinto7 Common Processor Component Identification
    4. 2.4 Quad Ethernet Components Identification
  4. 3EVM User Setup/Configuration
    1. 3.1 Power Requirements
    2. 3.2 Power ON Switch and Power LEDs
      1. 3.2.1 Over Voltage and Under Voltage Protection Circuit
      2. 3.2.2 Power Regulators and Power Status LEDs
    3. 3.3 EVM Reset/Interrupt Push Buttons
    4. 3.4 EVM DIP Switches
      1. 3.4.1 EVM Configuration DIP Switch
      2. 3.4.2 SOM Configuration DIP Switch
      3. 3.4.3 Boot Modes
      4. 3.4.4 Other Selection Switches
    5. 3.5 EVM UART/COM Port Mapping
  5. 4J7200 EVM Hardware Architecture
    1. 4.1  J7200 EVM Hardware Top Level Diagram
    2. 4.2  J7200 EVM Interface Mapping
    3. 4.3  I2C Address Mapping
    4. 4.4  GPIO Mapping
    5. 4.5  Power Supply
      1. 4.5.1 Power Sequencing
      2. 4.5.2 Voltage Supervisor
      3. 4.5.3 DDR I/O Voltage Selection
      4. 4.5.4 J7200 SoC SLEEP Logic Operation
      5. 4.5.5 J7200 SoC MCU Only Operation
      6. 4.5.6 J7200 SoC GPIO Retention Operation
      7. 4.5.7 J7200 SoC DDR Retention Operation
      8. 4.5.8 Power Monitoring
      9. 4.5.9 Power Test Points
    6. 4.6  Reset
    7. 4.7  Clock
      1. 4.7.1 Processor’s Primary Clock
      2. 4.7.2 Processor’s Secondary/SERDES Ref Clock
      3. 4.7.3 EVM Peripheral Ref Clock
    8. 4.8  Memory Interfaces
      1. 4.8.1 LPDDR4 Interface
      2. 4.8.2 OSPI Interface
      3. 4.8.3 MMC Interface
        1. 4.8.3.1 MMC0 - eMMC Interface
        2. 4.8.3.2 MMC1 – Micro SD Interface
      4. 4.8.4 Board ID EEPROM Interface
      5. 4.8.5 Boot EEPROM Interface
    9. 4.9  MCU Ethernet Interface
      1. 4.9.1 Gigabit Ethernet PHY Default Configuration
    10. 4.10 QSGMII Ethernet Interface
    11. 4.11 PCIe Interface
      1. 4.11.1 X2 Lane PCIe Interface
    12. 4.12 USB Interface
      1. 4.12.1 USB 3.1 Interface
      2. 4.12.2 USB 2.0 Interface
        1. 4.12.2.1 To PCIe Card Wi-Fi/BT
        2. 4.12.2.2 To Expansion Connector
      3. 4.12.3 USB 3.0 Micro AB Interface (Reserved Port)
    13. 4.13 Audio Interface
      1. 4.13.1 Line IN Port
      2. 4.13.2 MIC Input Port
      3. 4.13.3 Line Out Port
      4. 4.13.4 Head Phone Port
      5. 4.13.5 Port Mapping
    14. 4.14 CAN Interface
      1. 4.14.1 MCU CAN0
      2. 4.14.2 MCU CAN1
      3. 4.14.3 MAIN CAN3 (supports WAKE function)
      4. 4.14.4 MAIN CAN0
    15. 4.15 FPD Interface (Audio Deserializer)
    16. 4.16 I3C Interface
      1. 4.16.1 Gyroscope
      2. 4.16.2 I3C Header
    17. 4.17 ADC Interface
    18. 4.18 RTC Interface
    19. 4.19 Apple Authentication Header
      1. 4.19.1 Module Interface
    20. 4.20 JTAG Emulation
    21. 4.21 EVM Expansion Connectors
    22. 4.22 ENET Expansion Connector
      1. 4.22.1 Power Requirements
      2. 4.22.2 Clock
        1. 4.22.2.1 Main Clock
        2. 4.22.2.2 Optional Clock
      3. 4.22.3 Reset Signals
      4. 4.22.4 Ethernet Interface
        1. 4.22.4.1 Quad Port SGMII PHY Default Configuration
      5. 4.22.5 Board ID EEPROM Interface
  6. 5Functional Safety
  7. 6Revision History

I2C Address Mapping

Table 4-2 shows the complete I2C address mapping details on the EVM.

Table 4-2 J7200 EVM I2C Table
Board I2C Port Device/Function Part# I2C Address
EVM/SoM WKUP_I2C0 Board ID EEPROM CAV24C256WE-GT3 0x50
EVM/CPB WKUP_I2C0 Board ID EEPROM CAT24C256W 0x51
EXP/QSGMII WKUP_I2C0 Board ID EEPROM CAT24C256W 0x54
EVM/SoM WKUP_I2C0 PMICs PMIC A: TPS659414F4RWERQ1
PMIC B: LP876441A1RQKRQ1
PMIC A: 0x48, 0x49, 0x4A & 0x4B
PMIC B: 0x4C, 0x4D, 0x4E & 0x4F
EVM/SoM MCU_I2C0 Temperature Sensors TMP100NA/3K 0x48, 0x49
EVM/CPB MCU_I2C0 Boot EEPROM AT24CM01 0x50, 0x51
EVM/CPB SoC_I2C0 8 bit I2C GPIO Expander TCA6408ARGTR 0x21
EVM/CPB SoC_I2C0 SerDes Clock gen #2 CDCI6214 0x77,0x76
EVM/CPB SoC_I2C0 Peripheral Clock Gen CDCEL937-Q1 0x6D
EVM/CPB SoC_I2C0 16bit I2C GPIO EXPANDER1 TCA6416ARTWR 0x20
EVM/CPB SoC_I2C0 24bit I2C GPIO EXPANDER2 TCA6424ARGJR 0x22
EVM/CPB SoC_I2C0 RTC 7'b MCP79410 0x57, 0x6F
EVM/CPB SoC_I2C0 I2C MUX for both x2LANE and x1LANE PCIe Interface TCA9543APWR 0x70
EVM/CPB SoC_I2C0 QSGMII PHY Ref Clock Generator (QPENET Board) CDCI6214 0x77
EVM/CPB SoC_I2C2 Current Monitors 1(PM1_I2C) INA226 0x40-0x4F
EVM/CPB SoC_I2C2 Current Monitors 2(PM2_I2C) INA226 0x40-0x4F
EVM/CPB SoC_I2C2 Test Automation Header <connector interface>
EVM/CPB SoC_I2C1 8 bit I2C GPIO Expander-3 TCA6408ARGTR 0x20
EVM/CPB SoC_I2C1 Audio Codec – 1 PCM3168A-Q1 0x44
EVM/CPB SoC_I2C1 FPD Link-III De-serializer (McASP) DS90UB926Q-Q1 0x2C
  1. Address 0x52 reserved for add-on/expansion board configuration EEPROM (WKUP_I2C0).
  2. Address 0x10 & 0x11 are reserved for Apple Auth module (SoC_I2C0).