DLPS210C March   2021  – September 2025 DLP651NE

PRODUCTION DATA  

  1.   1
  2. Features
  3. Applications
  4. Description
  5. Pin Configuration and Functions
  6. Specifications
    1. 5.1  Absolute Maximum Ratings
    2. 5.2  Storage Conditions
    3. 5.3  ESD Ratings
    4. 5.4  Recommended Operating Conditions
    5. 5.5  Thermal Information
    6. 5.6  Electrical Characteristics
    7. 5.7  Switching Characteristics
    8.     14
    9. 5.8  Timing Requirements
    10.     16
    11. 5.9  System Mounting Interface Loads
    12.     18
    13. 5.10 Micromirror Array Physical Characteristics
    14.     20
    15. 5.11 Micromirror Array Optical Characteristics
    16. 5.12 Window Characteristics
    17. 5.13 Chipset Component Usage Specification
  7. Detailed Description
    1. 6.1 Overview
    2. 6.2 Functional Block Diagram
    3. 6.3 Feature Description
      1. 6.3.1 Power Interface
      2. 6.3.2 Timing
    4. 6.4 Device Functional Modes
    5. 6.5 Optical Interface and System Image Quality Considerations
      1. 6.5.1 Numerical Aperture and Stray Light Control
      2. 6.5.2 Pupil Match
      3. 6.5.3 Illumination Overfill
    6. 6.6 Micromirror Array Temperature Calculation
    7. 6.7 Micromirror Power Density Calculation
    8. 6.8 Window Aperture Illumination Overfill Calculation
    9. 6.9 Micromirror Landed-On/Landed-Off Duty Cycle
      1. 6.9.1 Definition of Micromirror Landed-On/Landed-Off Duty Cycle
      2. 6.9.2 Landed Duty Cycle and Useful Life of the DMD
      3. 6.9.3 Landed Duty Cycle and Operational DMD Temperature
      4. 6.9.4 Estimating the Long-Term Average Landed Duty Cycle of a Product or Application
  8. Application and Implementation
    1. 7.1 Application Information
    2. 7.2 Typical Application
      1. 7.2.1 Design Requirements
      2. 7.2.2 Detailed Design Procedure
      3. 7.2.3 Application Curve
    3. 7.3 Temperature Sensor Diode
  9. Power Supply Recommendations
    1. 8.1 Power Supply Sequence Requirements
    2. 8.2 DMD Power Supply Power-Up Procedure
    3. 8.3 DMD Power Supply Power-Down Procedure
  10. Layout
    1. 9.1 Layout Guidelines
    2. 9.2 Impedance Requirements
    3. 9.3 Layers
    4. 9.4 Trace Width, Spacing
    5. 9.5 Power
    6. 9.6 Trace Length Matching Recommendations
  11. 10Device and Documentation Support
    1. 10.1 Third-Party Products Disclaimer
    2. 10.2 Device Support
      1. 10.2.1 Device Nomenclature
      2. 10.2.2 Device Markings
    3. 10.3 Documentation Support
      1. 10.3.1 Related Documentation
    4. 10.4 Receiving Notification of Documentation Updates
    5. 10.5 Support Resources
    6. 10.6 Trademarks
    7. 10.7 Electrostatic Discharge Caution
    8. 10.8 Glossary
  12. 11Revision History
  13. 12Mechanical, Packaging, and Orderable Information
    1. 12.1 Package Option Addendum
      1. 12.1.1 Packaging Information

Electrical Characteristics

Over operating free-air temperature range and supply voltages (unless otherwise noted)
SYMBOLPARAMETER(1)(2)TEST CONDITIONS (1)MINTYPMAXUNIT
Current – Typical
IDDSupply current VDD(3)8001250mA
IDDASupply current VDDA(3)9001200mA
IDDASupply current VDDA(3)single macro mode500600mA
IOFFSETSupply current VOFFSET(4)(5)2335mA
IBIASSupply current VBIAS(4)(5)2.43.8mA
IRESETSupply current VRESET(5)–10.5–7.7mA
Power – Typical
PDDSupply power dissipation VDD(3)14402437.5mW
PDDASupply power dissipation VDDA(3)16202340mW
PDDASupply power dissipation VDDA(3)single macro mode9001170mW
POFFSETSupply power dissipation VOFFSET(4)(5)230367.5mW
PBIASSupply power dissipation VBIAS(4)(5)38.462.7mW
PRESETSupply power dissipation VRESET(5)92.4131.25mW
PTOTALSupply power dissipation Total3420.85338.95mW
LVCMOS Input
IIL Low level input current(6)VDD = 1.95V , VI = 0V–100nA
IIH High level input current(6)VDD = 1.95V , VI = 1.95V135µA
LVCMOS Output
VOHDC output high voltage(7)IOH = –2mA0.8 × VDDV
VOLDC output low voltage(7)IOL = 2mA0.2 × VDDV
Receiver Eye Characteristics
A1Minimum data eye opening(8)100600mV
A1Minimum clock eye opening(8)295600mV
A2Maximum signal swing(8)(9)600mV
X1Maximum eye closure(8)0.275UI
X2Maximum eye closure(8)0.4UI
| tDRIFT |Drift between Clock and Data between Training Patterns20ps
Capacitance
CINInput capacitance LVCMOSf = 1MHz10pF
CINInput capacitance LSIF (low speed interface)f = 1MHz20pF
CINInput capacitance HSSI (high speed serial interface) - Differential - Clock and Data pinsf = 1MHz5pF
COUTOutput capacitancef = 1MHz10pF
All power supply connections are required to operate the DMD: VDD, VDDA, VOFFSET, VBIAS, and VRESET. All VSS connections are required to operate the DMD.
All voltage values are with respect to the ground pins (VSS).
To prevent excess current, the supply voltage delta | VDDA – VDD | must be less than specified limit.
To prevent excess current, the supply voltage delta | VBIAS – VOFFSET | must be less than specified limit.
Supply power dissipation based on three global resets in 200µs.
LVCMOS input specifications are for pin DMD_DEN_ARSTZ.
LVCMOS output specification is for pins LS_RDATA_A and LS_RDATA_B.
Refer to Figure 5-12 (1e-12 BER).
Defined in the Recommended Operating Conditions