- During power-down, VDD must be supplied until after VBIAS, VRESET, and VOFFSET are discharged to within the specified limit of ground. See the Power Supply Sequence Requirements.
- During power-down, it is a strict requirement that the voltage difference between VBIAS and VOFFSET must be within the specified limit shown in the Recommended Operating Conditions.
- During power-down, there is no requirement for the relative timing of VRESET with respect to VBIAS.
- Power supply slew rates during power-down are flexible, provided that the transient voltage levels follow the requirements specified in the Absolute Maximum Ratings, the Recommended Operating Conditions, and the DMD Power Supply Requirements.
- During power-down, LVCMOS input pins must be less than specified in the Recommended Operating Conditions.

A. See the Pin Functions table.
B. To prevent excess current, the supply voltage difference |VBIAS – VOFFSET| must be less than the specified limit in the Recommended Operating Conditions.
C. To prevent excess current, the supply difference |VBIAS – VRESET| must be less than the specified limit in the Recommended Operating Conditions.
D. VBIAS must power up after VOFFSET has powered up, per tDELAY1 specification in the Power Supply Sequence Requirements.
E. VRESET, VOFFSET, and VBIAS ramps must start after VDD and VDDA are powered up and stable.
F. After the DMD micromirror park sequence is complete, the DLP controller software initiates a hardware power-down that activates DMD_EN_ARSTZ and disables VBIAS, VRESET, and VOFFSET.
G. Under power-loss conditions, where emergency DMD micromirror park procedures are being enacted by the DLP controller hardware, DMD_EN_ARSTZ goes low.
H. VDD must remain powered on and stable until after VOFFSET, VBIAS, and VRESET are powered off, per tDELAY3 specification in the Power Supply Sequence Requirements.
I. To prevent excess current, the supply voltage delta |VDDA – VDD| must be less than the specified limit in the Recommended Operating Conditions.
J. Not to scale. Details are omitted for clarity.
Figure 8-1 DMD Power Supply Requirements