SLASF33A January   2024  â€“ March 2025 TAC5412-Q1

PRODUCTION DATA  

  1.   1
  2. Features
  3. Applications
  4. Description
  5. Pin Configuration and Functions
  6. Specifications
    1. 5.1  Absolute Maximum Ratings
    2. 5.2  ESD Ratings
    3. 5.3  Recommended Operating Conditions
    4. 5.4  Thermal Information
    5. 5.5  Electrical Characteristics
    6. 5.6  Timing Requirements: I2C Interface
    7. 5.7  Switching Characteristics: I2C Interface
    8. 5.8  Timing Requirements: SPI
    9. 5.9  Switching Characteristics: SPI
    10. 5.10 Timing Requirements: TDM, I2S or LJ Interface
    11. 5.11 Switching Characteristics: TDM, I2S or LJ Interface
    12. 5.12 Timing Requirements: PDM Digital Microphone Interface
    13. 5.13 Switching Characteristics: PDM Digial Microphone Interface
    14. 5.14 Timing Diagrams
    15. 5.15 Typical Characteristics
  7. Detailed Description
    1. 6.1 Overview
    2. 6.2 Functional Block Diagram
    3. 6.3 Feature Description
      1. 6.3.1  Serial Interfaces
        1. 6.3.1.1 Control Serial Interfaces
        2. 6.3.1.2 Audio Serial Interfaces
          1. 6.3.1.2.1 Time Division Multiplexed Audio (TDM) Interface
          2. 6.3.1.2.2 Inter IC Sound (I2S) Interface
          3. 6.3.1.2.3 Left-Justified (LJ) Interface
        3. 6.3.1.3 Using Multiple Devices With Shared Buses
      2. 6.3.2  Phase-Locked Loop (PLL) and Clock Generation
      3. 6.3.3  Input Channel Configuration
      4. 6.3.4  Reference Voltage
      5. 6.3.5  Microphone Bias
      6. 6.3.6  Digital PDM Microphone Record Channel
      7. 6.3.7  Signal-Chain Processing
        1. 6.3.7.1 ADC Signal-Chain
          1. 6.3.7.1.1  6 to 4 Input Select Multiplexer (6:4 MUX)
          2. 6.3.7.1.2  Programmable Channel Gain and Digital Volume Control
          3. 6.3.7.1.3  Programmable Channel Gain Calibration
          4. 6.3.7.1.4  Programmable Channel Phase Calibration
          5. 6.3.7.1.5  Programmable Digital High-Pass Filter
          6. 6.3.7.1.6  Programmable Digital Biquad Filters
          7. 6.3.7.1.7  Programmable Channel Summer and Digital Mixer
          8. 6.3.7.1.8  Configurable Digital Decimation Filters
            1. 6.3.7.1.8.1 Linear-phase filters
              1. 6.3.7.1.8.1.1 Sampling Rate: 8kHz or 7.35kHz
              2. 6.3.7.1.8.1.2 Sampling Rate: 16kHz or 14.7kHz
              3. 6.3.7.1.8.1.3 Sampling Rate: 24kHz or 22.05kHz
              4. 6.3.7.1.8.1.4 Sampling Rate: 32kHz or 29.4kHz
              5. 6.3.7.1.8.1.5 Sampling Rate: 48kHz or 44.1kHz
              6. 6.3.7.1.8.1.6 Sampling Rate: 96kHz or 88.2kHz
              7. 6.3.7.1.8.1.7 Sampling Rate: 192kHz or 176.4kHz
              8. 6.3.7.1.8.1.8 Sampling Rate: 384kHz or 352.8kHz
              9. 6.3.7.1.8.1.9 Sampling Rate: 768kHz or 705.6kHz
            2. 6.3.7.1.8.2 Low-latency Filters
              1. 6.3.7.1.8.2.1 Sampling Rate: 24kHz or 22.05kHz
              2. 6.3.7.1.8.2.2 Sampling Rate: 32kHz or 29.4kHz
              3. 6.3.7.1.8.2.3 Sampling Rate: 48kHz or 44.1kHz
              4. 6.3.7.1.8.2.4 Sampling Rate: 96kHz or 88.2kHz
              5. 6.3.7.1.8.2.5 Sampling Rate: 192kHz or 176.4kHz
            3. 6.3.7.1.8.3 Ultra-Low-Latency Filters
              1. 6.3.7.1.8.3.1 Sampling Rate: 24kHz or 22.05kHz
              2. 6.3.7.1.8.3.2 Sampling Rate: 32kHz or 29.4kHz
              3. 6.3.7.1.8.3.3 Sampling Rate: 48kHz or 44.1kHz
              4. 6.3.7.1.8.3.4 Sampling Rate: 96kHz or 88.2kHz
              5. 6.3.7.1.8.3.5 Sampling Rate: 192kHz or 176.4kHz
          9. 6.3.7.1.9  Automatic Gain Controller (AGC)
          10. 6.3.7.1.10 Voice Activity Detection (VAD)
          11. 6.3.7.1.11 Ultrasonic Activity Detection (UAD)
        2. 6.3.7.2 DAC Signal-Chain
          1. 6.3.7.2.1 Programmable Channel Gain and Digital Volume Control
          2. 6.3.7.2.2 Programmable Channel Gain Calibration
          3. 6.3.7.2.3 Programmable Digital High-Pass Filter
          4. 6.3.7.2.4 Programmable Digital Biquad Filters
          5. 6.3.7.2.5 Configurable Digital Interpolation Filters
            1. 6.3.7.2.5.1 Linear-phase filters
              1. 6.3.7.2.5.1.1 Sampling Rate: 8kHz or 7.35kHz
              2. 6.3.7.2.5.1.2 Sampling Rate: 16kHz or 14.7kHz
              3. 6.3.7.2.5.1.3 Sampling Rate: 24kHz or 22.05kHz
              4. 6.3.7.2.5.1.4 Sampling Rate: 32kHz or 29.4kHz
              5. 6.3.7.2.5.1.5 Sampling Rate: 48kHz or 44.1kHz
              6. 6.3.7.2.5.1.6 Sampling Rate: 96kHz or 88.2kHz
              7. 6.3.7.2.5.1.7 Sampling Rate: 192kHz or 176.4kHz
              8. 6.3.7.2.5.1.8 Sampling Rate: 384kHz or 352.8kHz
              9. 6.3.7.2.5.1.9 Sampling Rate 768kHz or 705.6kHz
            2. 6.3.7.2.5.2 Low-latency Filters
              1. 6.3.7.2.5.2.1 Sampling Rate: 24kHz or 22.05kHz
              2. 6.3.7.2.5.2.2 Sampling Rate: 32kHz or 29.4kHz
              3. 6.3.7.2.5.2.3 Sampling Rate: 48kHz or 44.1kHz
              4. 6.3.7.2.5.2.4 Sampling Rate: 96kHz or 88.2kHz
              5. 6.3.7.2.5.2.5 Sampling Rate: 192kHz or 176.4kHz
            3. 6.3.7.2.5.3 Ultra-Low-Latency Filters
              1. 6.3.7.2.5.3.1 Sampling Rate: 24kHz or 22.05kHz
              2. 6.3.7.2.5.3.2 Sampling Rate: 32kHz or 29.4kHz
              3. 6.3.7.2.5.3.3 Sampling Rate: 48kHz or 44.1kHz
              4. 6.3.7.2.5.3.4 Sampling Rate: 96kHz or 88.2kHz
              5. 6.3.7.2.5.3.5 Sampling Rate 192kHz or 176.4kHz
          6. 6.3.7.2.6 Programmable Digital Mixer
      8. 6.3.8  Interrupts, Status, and Digital I/O Pin Multiplexing
      9. 6.3.9  Input DC Fault Diagnostics
      10. 6.3.10 Power Tune Mode
    4. 6.4 Device Functional Modes
      1. 6.4.1 Sleep Mode or Software Shutdown
      2. 6.4.2 Active Mode
      3. 6.4.3 Software Reset
    5. 6.5 Programming
      1. 6.5.1 Control Serial Interfaces
        1. 6.5.1.1 I2C Control Interface
          1. 6.5.1.1.1 General I2C Operation
          2. 6.5.1.1.2 I2C Single-Byte and Multiple-Byte Transfers
            1. 6.5.1.1.2.1 I2C Single-Byte Write
            2. 6.5.1.1.2.2 I2C Multiple-Byte Write
            3. 6.5.1.1.2.3 I2C Single-Byte Read
            4. 6.5.1.1.2.4 I2C Multiple-Byte Read
        2. 6.5.1.2 SPI Control Interface
  8. Register Maps
    1. 7.1 Device Configuration Registers
      1. 7.1.1 TAC5412-Q1_B0_P0 Registers
      2. 7.1.2 TAC5412-Q1_B0_P1 Registers
      3. 7.1.3 TAC5412-Q1_B0_P3 Registers
    2. 7.2 Programmable Coefficient Registers
      1. 7.2.1  Programmable Coefficient Registers: Page 8
      2. 7.2.2  Programmable Coefficient Registers: Page 9
      3. 7.2.3  Programmable Coefficient Registers: Page 10
      4. 7.2.4  Programmable Coefficient Registers: Page 11
      5. 7.2.5  Programmable Coefficient Registers: Page 15
      6. 7.2.6  Programmable Coefficient Registers: Page 16
      7. 7.2.7  Programmable Coefficient Registers: Page 17
      8. 7.2.8  Programmable Coefficient Registers: Page 18
      9. 7.2.9  Programmable Coefficient Registers: Page 19
      10. 7.2.10 Programmable Coefficient Registers: Page 25
      11. 7.2.11 Programmable Coefficient Registers: Page 26
      12. 7.2.12 Programmable Coefficient Registers: Page 27
      13. 7.2.13 Programmable Coefficient Registers: Page 28
  9. Application and Implementation
    1. 8.1 Application Information
    2. 8.2 Typical Application
      1. 8.2.1 Application
      2. 8.2.2 Design Requirements
      3. 8.2.3 Detailed Design Procedure
      4. 8.2.4 Typical Characteristics
      5. 8.2.5 Example Device Register Configuration Script for EVM Setup
    3. 8.3 Power Supply Recommendations
      1. 8.3.1 IOVDD_IO_MODE for 1.8V and 1.2V Operation
    4. 8.4 Layout
      1. 8.4.1 Layout Guidelines
      2. 8.4.2 Layout Example
  10. Device and Documentation Support
    1. 9.1 Documentation Support
      1. 9.1.1 Related Documentation
    2. 9.2 Receiving Notification of Documentation Updates
    3. 9.3 Support Resources
    4. 9.4 Trademarks
    5. 9.5 Electrostatic Discharge Caution
    6. 9.6 Glossary
  11. 10Revision History
  12. 11Mechanical, Packaging, and Orderable Information

Programmable Coefficient Registers: Page 18

This register page shown in Table 7-228 consists of the programmable coefficients for the DAC first-order IIR filter, DAC digital volume control for channels 1 to 4 and DAC Beep generator.

Table 7-223 Page 18 Programmable Coefficient Registers
ADDRESS REGISTER RESET DESCRIPTION
0x00 PAGE[7:0] 0x00 Device Page Register
0x08 DAC_IIR_D1_BYT1[7:0] 0x00 Programmable DAC first-order IIR, D1 coefficient byte[31:24]
0x09 DAC_IIR_D1_BYT2[7:0] 0x00 Programmable DAC first-order IIR, D1 coefficient byte[23:16]
0x0A DAC_IIR_D1_BYT3[7:0] 0x00 Programmable DAC first-order IIR, D1 coefficient byte[15:8]
0x0B DAC_IIR_D1_BYT4[7:0] 0x00 Programmable DAC first-order IIR, D1 coefficient byte[7:0]
0x0C DAC_VOL_CH1_BYT1[7:0] 0x00 Digital volume control, DAC channel 1 coefficient byte[31:24]
0x0D DAC_VOL_CH1_BYT2[7:0] 0x80 Digital volume control, DAC channel 1 coefficient byte[23:16]
0x0E DAC_VOL_CH1_BYT3[7:0] 0x00 Digital volume control, DAC channel 1 coefficient byte[15:8]
0x0F DAC_VOL_CH1_BYT4[7:0] 0x00 Digital volume control, DAC channel 1 coefficient byte[7:0]
0x10 DAC_VOL_CH2_BYT1[7:0] 0x00 Digital volume control, DAC channel 2 coefficient byte[31:24]
0x11 DAC_VOL_CH2_BYT2[7:0] 0x80 Digital volume control, DAC channel 2 coefficient byte[23:16]
0x12 DAC_VOL_CH2_BYT3[7:0] 0x00 Digital volume control, DAC channel 2 coefficient byte[15:8]
0x13 DAC_VOL_CH2_BYT4[7:0] 0x00 Digital volume control, DAC channel 2 coefficient byte[7:0]
0x14 DAC_VOL_CH3_BYT1[7:0] 0x00 Digital volume control, DAC channel 3 coefficient byte[31:24]
0x15 DAC_VOL_CH3_BYT2[7:0] 0x80 Digital volume control, DAC channel 3 coefficient byte[23:16]
0x16 DAC_VOL_CH3_BYT3[7:0] 0x00 Digital volume control, DAC channel 3 coefficient byte[15:8]
0x17 DAC_VOL_CH3_BYT4[7:0] 0x00 Digital volume control, DAC channel 3 coefficient byte[7:0]
0x18 DAC_VOL_CH4_BYT1[7:0] 0x00 Digital volume control, DAC channel 4 coefficient byte[31:24]
0x19 DAC_VOL_CH4_BYT2[7:0] 0x80 Digital volume control, DAC channel 4 coefficient byte[23:16]
0x1A DAC_VOL_CH4_BYT3[7:0] 0x00 Digital volume control, DAC channel 4 coefficient byte[15:8]
0x1B DAC_VOL_CH4_BYT4[7:0] 0x00 Digital volume control, DAC channel 4 coefficient byte[7:0]
0x20 DAC_BEEP GEN_SINX_BYT1[7:0] 0x45 Programmable DAC BEEP GEN sin(x) coefficient byte[31:24]
0x21 DAC_BEEP GEN_SINX_BYT2[7:0] 0xF4 Programmable DAC BEEP GEN sin(x) coefficient byte[23:16]
0x22 DAC_BEEP GEN_SINX_BYT3[7:0] 0x61 Programmable DAC BEEP GEN sin(x) coefficient byte[15:8]
0x23 DAC_BEEP GEN_SINX_BYT4[7:0] 0xD0 Programmable DAC BEEP GEN sin(x) coefficient byte[7:0]
0x24 DAC_BEEP GEN_COSX_BYT1[7:0] 0x7F Programmable DAC BEEP GEN cos(x) coefficient byte[31:24]
0x25 DAC_BEEP GEN_COSX_BYT2[7:0] 0xFE Programmable DAC BEEP GEN cos(x) coefficient byte[23:16]
0x26 DAC_BEEP GEN_COSX_BYT3[7:0] 0xFD Programmable DAC BEEP GEN cos(x) coefficient byte[15:8]
0x27 DAC_BEEP GEN_COSX_BYT4[7:0] 0x46 Programmable DAC BEEP GEN cos(x) coefficient byte[7:0]
0x28 DAC_BEEP GEN2_SINX_BYT1[7:0] 0x5D Programmable DAC BEEP GEN2 sin(x) coefficient byte[31:24]
0x29 DAC_BEEP GEN2_SINX_BYT2[7:0] 0xA2 Programmable DAC BEEP GEN2 sin(x) coefficient byte[23:16]
0x2A DAC_BEEP GEN2_SINX_BYT3[7:0] 0x74 Programmable DAC BEEP GEN2 sin(x) coefficient byte[15:8]
0x2B DAC_BEEP GEN2_SINX_BYT4[7:0] 0xB4 Programmable DAC BEEP GEN2 sin(x) coefficient byte[7:0]
0x2C DAC_BEEP GEN2_COSX_BYT1[7:0] 0x01 Programmable DAC BEEP GEN2 cos(x) coefficient byte[31:24]
0x2D DAC_BEEP GEN2_COSX_BYT2[7:0] 0x01 Programmable DAC BEEP GEN2 cos(x) coefficient byte[23:16]
0x2E DAC_BEEP GEN2_COSX_BYT3[7:0] 0x5B Programmable DAC BEEP GEN2 cos(x) coefficient byte[15:8]
0x2F DAC_BEEP GEN2_COSX_BYT4[7:0] 0x4B Programmable DAC BEEP GEN2 cos(x) coefficient byte[7:0]