SLUSFM5 March 2025 BQ76907-Q1
PRODUCTION DATA
The scope plot below shows the response of the device to a short circuit in discharge (SCD) event and subsequent protection. The device was configured with SCD threshold = 10mV and SCD delay of 0μs to 15μs. A short circuit was applied through a 1mΩ sense resistor. The input filter network on the SRP and SRN pins consisted of 100Ω resistors and a 100nF differential capacitor, which results in a 20μs time constant. The [SSA] bit in Alarm Status() causes the ALERT pin to fall, which occurs between approximately 15μs and 30μs after the safety status is triggered and the DSG driver is disabled. The circuit included a 5.1kΩ resistor between the DSG pin and the DSG FET gate.
Figure 8-4 Scope plot of SCD event and protection. Load current measured directly at the SRN-SRP pins, which includes an RC delay versus the voltage at the sense resistor.